Subversion Repositories Kolibri OS

Rev

Go to most recent revision | Blame | Compare with Previous | Last modification | View Log | RSS feed

  1. 2013-11-20  Yufeng Zhang  <yufeng.zhang@arm.com>
  2.  
  3.         * aarch64.h (aarch64_pstatefields): Change element type to
  4.         aarch64_sys_reg.
  5.  
  6. 2013-11-18  Renlin Li  <Renlin.Li@arm.com>
  7.  
  8.         * arm.h (ARM_AEXT_V7VE): New define.
  9.         (ARM_ARCH_V7VE): New define.
  10.         (ARM_ARCH_V7A_IDIV_MP_SEC_VIRT): Removed.
  11.  
  12. 2013-11-18  Yufeng Zhang  <yufeng.zhang@arm.com>
  13.  
  14.         Revert
  15.  
  16.         2013-11-15  Yufeng Zhang  <yufeng.zhang@arm.com>
  17.  
  18.         * aarch64.h (aarch64_sys_reg_readonly_p): New declaration.
  19.         (aarch64_sys_reg_writeonly_p): Ditto.
  20.  
  21. 2013-11-15  Yufeng Zhang  <yufeng.zhang@arm.com>
  22.  
  23.         * aarch64.h (aarch64_sys_reg_readonly_p): New declaration.
  24.         (aarch64_sys_reg_writeonly_p): Ditto.
  25.  
  26. 2013-11-05  Yufeng Zhang  <yufeng.zhang@arm.com>
  27.  
  28.         * aarch64.h (aarch64_sys_reg): New typedef.
  29.         (aarch64_sys_regs): Change to define with the new type.
  30.         (aarch64_sys_reg_deprecated_p): Declare.
  31.  
  32. 2013-11-05  Yufeng Zhang  <yufeng.zhang@arm.com>
  33.  
  34.         * aarch64.h (enum aarch64_operand_class): Add AARCH64_OPND_CLASS_COND.
  35.         (enum aarch64_opnd): Add AARCH64_OPND_COND1.
  36.  
  37. 2013-08-23  Yuri Chornoivan  <yurchor@ukr.net>
  38.  
  39.         PR binutils/15834
  40.         * i960.h: Fix typos.
  41.  
  42. 2013-08-19  Richard Sandiford  <rdsandiford@googlemail.com>
  43.  
  44.         * mips.h: Remove references to "+I" and imm2_expr.
  45.  
  46. 2013-08-19  Richard Sandiford  <rdsandiford@googlemail.com>
  47.  
  48.         * mips.h (M_DEXT, M_DINS): Delete.
  49.  
  50. 2013-08-19  Richard Sandiford  <rdsandiford@googlemail.com>
  51.  
  52.         * mips.h (OP_OPTIONAL_REG): New mips_operand_type.
  53.         (mips_optional_operand_p): New function.
  54.  
  55. 2013-08-04  Jürgen Urban  <JuergenUrban@gmx.de>
  56.             Richard Sandiford  <rdsandiford@googlemail.com>
  57.  
  58.         * mips.h: Document new VU0 operand characters.
  59.         (OP_VU0_SUFFIX, OP_VU0_MATCH_SUFFIX): New mips_operand_types.
  60.         (OP_REG_VF, OP_REG_VI, OP_REG_R5900_I, OP_REG_R5900_Q, OP_REG_R5900_R)
  61.         (OP_REG_R5900_ACC): New mips_reg_operand_types.
  62.         (INSN2_VU0_CHANNEL_SUFFIX): New macro.
  63.         (mips_vu0_channel_mask): Declare.
  64.  
  65. 2013-08-03  Richard Sandiford  <rdsandiford@googlemail.com>
  66.  
  67.         * mips.h (mips_pcrel_operand): Inherit from mips_int_operand.
  68.         (mips_int_operand_min, mips_int_operand_max): New functions.
  69.         (mips_decode_pcrel_operand): Use mips_decode_int_operand.
  70.  
  71. 2013-08-01  Richard Sandiford  <rdsandiford@googlemail.com>
  72.  
  73.         * mips.h (mips_decode_reg_operand): New function.
  74.         (INSN_WRITE_SHIFT, INSN_WRITE_1, INSN_WRITE_2, INSN_WRITE_ALL)
  75.         (INSN_READ_SHIFT, INSN_READ_1, INSN_READ_2, INSN_READ_3, INSN_READ_4)
  76.         (INSN_READ_ALL, INSN_READ_GPR_24, INSN_WRITE_GPR_24, INSN_UDI):
  77.         New macros.
  78.         (INSN_WRITE_GPR_D, INSN_WRITE_GPR_T, INSN_WRITE_FPR_D)
  79.         (INSN_WRITE_FPR_S, INSN_WRITE_FPR_T, INSN_READ_GPR_S, INSN_READ_GPR_T)
  80.         (INSN_READ_FPR_S, INSN_READ_FPR_T, INSN_READ_FPR_R, INSN_WRITE_GPR_S)
  81.         (INSN2_WRITE_GPR_Z, INSN2_WRITE_FPR_Z, INSN2_READ_GPR_Z)
  82.         (INSN2_READ_FPR_Z, INSN2_READ_GPR_D, INSN2_READ_FPR_D)
  83.         (INSN2_WRITE_GPR_MB, INSN2_READ_GPR_MC, INSN2_MOD_GPR_MD)
  84.         (INSN2_READ_GPR_ME, INSN2_MOD_GPR_MF, INSN2_READ_GPR_MG)
  85.         (INSN2_READ_GPR_MJ, INSN2_WRITE_GPR_MJ, INSN2_READ_GPR_MP)
  86.         (INSN2_WRITE_GPR_MP, INSN2_READ_GPR_MQ, INSN2_READ_GP)
  87.         (INSN2_WRITE_GPR_MH, INSN2_READ_GPR_MMN): Delete.  Renumber other
  88.         macros to cover the gaps.
  89.         (INSN2_MOD_SP): Replace with...
  90.         (INSN2_WRITE_SP, INSN2_READ_SP): ...these new macros.
  91.         (MIPS16_INSN_WRITE_X, MIPS16_INSN_WRITE_Y, MIPS16_INSN_WRITE_Z)
  92.         (MIPS16_INSN_WRITE_T, MIPS16_INSN_WRITE_31, MIPS16_INSN_WRITE_GPR_Y)
  93.         (MIPS16_INSN_READ_X, MIPS16_INSN_READ_Y, MIPS16_INSN_READ_Z)
  94.         (MIPS16_INSN_READ_T, MIPS16_INSN_READ_SP, MIPS16_INSN_READ_GPR_X):
  95.         Delete.
  96.  
  97. 2013-08-01  Richard Sandiford  <rdsandiford@googlemail.com>
  98.  
  99.         * mips.h (MIPS16_INSN_WRITE_SP, MIPS16_INSN_READ_31)
  100.         (MIPS16_INSN_READ_PC, MIPS16_INSN_UNCOND_BRANCH)
  101.         (MIPS16_INSN_COND_BRANCH): Delete.
  102.  
  103. 2013-07-24  Anna Tikhonova  <anna.tikhonova@intel.com>
  104.             Kirill Yukhin  <kirill.yukhin@intel.com>
  105.             Michael Zolotukhin  <michael.v.zolotukhin@intel.com>
  106.  
  107.         * i386.h (BND_PREFIX_OPCODE): New.
  108.  
  109. 2013-07-14  Richard Sandiford  <rdsandiford@googlemail.com>
  110.  
  111.         * mips.h (mips_operand_type): Add OP_ENTRY_EXIT_LIST and
  112.         OP_SAVE_RESTORE_LIST.
  113.         (decode_mips16_operand): Declare.
  114.  
  115. 2013-07-14  Richard Sandiford  <rdsandiford@googlemail.com>
  116.  
  117.         * mips.h (mips_operand_type, mips_reg_operand_type): New enums.
  118.         (mips_operand, mips_int_operand, mips_mapped_int_operand)
  119.         (mips_msb_operand, mips_reg_operand, mips_reg_pair_operand)
  120.         (mips_pcrel_operand): New structures.
  121.         (mips_insert_operand, mips_extract_operand, mips_signed_operand)
  122.         (mips_decode_int_operand, mips_decode_pcrel_operand): New functions.
  123.         (decode_mips_operand, decode_micromips_operand): Declare.
  124.  
  125. 2013-07-14  Richard Sandiford  <rdsandiford@googlemail.com>
  126.  
  127.         * mips.h: Document MIPS16 "I" opcode.
  128.  
  129. 2013-07-07  Richard Sandiford  <rdsandiford@googlemail.com>
  130.  
  131.         * mips.h (M_ACLR_OB, M_ASET_OB, M_CACHE_OB, M_CACHEE_OB, M_L_DOB)
  132.         (M_LB_A, M_LBE_OB, M_LBU_A, M_LBUE_OB, M_LD_A, M_LD_OB, M_LDC2_OB)
  133.         (M_LDL_OB, M_LDM_OB, M_LDP_OB, M_LDR_OB, M_LH_A, M_LHE_OB, M_LHU_A)
  134.         (M_LHUE_OB, M_LL_OB, M_LLD_OB, M_LLE_OB, M_LS_A, M_LW_A, M_LWE_OB)
  135.         (M_LWC0_A, M_LWC1_A, M_LWC2_A, M_LWC2_OB, M_LWC3_A, M_LWL_A, M_LWL_OB)
  136.         (M_LWLE_OB, M_LWM_OB, M_LWP_OB, M_LWR_A, M_LWR_OB, M_LWRE_OB, M_LWU_OB)
  137.         (M_PREF_OB, M_PREFE_OB, M_S_DOB, M_SAA_OB, M_SAAD_OB, M_SC_OB)
  138.         (M_SCD_OB, M_SCE_OB, M_SD_A, M_SD_OB, M_SDC2_OB, M_SDL_OB, M_SDM_OB)
  139.         (M_SDP_OB, M_SDR_OB, M_SB_A, M_SBE_OB, M_SH_A, M_SHE_OB, M_SW_A)
  140.         (M_SWE_OB, M_SWC0_A, M_SWC1_A, M_SWC2_A, M_SWC2_OB, M_SWC3_A, M_SWL_A)
  141.         (M_SWL_OB, M_SWLE_OB, M_SWM_OB, M_SWP_OB, M_SWR_A, M_SWR_OB, M_SWRE_OB)
  142.         (M_ULD, M_ULH, M_ULHU, M_ULW, M_USH, M_USW, M_USD): Delete.
  143.         (M_ULD_A, M_ULH_A, M_ULHU_A, M_ULW_A, M_USH_A, M_USW_A, M_USD_A):
  144.         Rename to...
  145.         (M_ULD_AB, M_ULH_AB, M_ULHU_AB, M_ULW_AB, M_USH_AB, M_USW_AB)
  146.         (M_USD_AB): ...these.
  147.  
  148. 2013-07-07  Richard Sandiford  <rdsandiford@googlemail.com>
  149.  
  150.         * mips.h: Remove documentation of "[" and "]".  Update documentation
  151.         of "k" and the MDMX formats.
  152.  
  153. 2013-07-07  Richard Sandiford  <rdsandiford@googlemail.com>
  154.  
  155.         * mips.h: Update documentation of "+s" and "+S".
  156.  
  157. 2013-07-07  Richard Sandiford  <rdsandiford@googlemail.com>
  158.  
  159.         * mips.h: Document "+i".
  160.  
  161. 2013-07-07  Richard Sandiford  <rdsandiford@googlemail.com>
  162.  
  163.         * mips.h: Remove "mi" documentation.  Update "mh" documentation.
  164.         (OP_MASK_MI, OP_SH_MI, MICROMIPSOP_MASK_MI, MICROMIPSOP_MASK_MI):
  165.         Delete.
  166.         (INSN2_WRITE_GPR_MHI): Rename to...
  167.         (INSN2_WRITE_GPR_MH): ...this.
  168.  
  169. 2013-07-07  Richard Sandiford  <rdsandiford@googlemail.com>
  170.  
  171.         * mips.h: Remove documentation of "+D" and "+T".
  172.  
  173. 2013-06-26  Richard Sandiford  <rdsandiford@googlemail.com>
  174.  
  175.         * mips.h: Fix comment for "1": it is now STYPE rather than SHAMT.
  176.         Use "source" rather than "destination" for microMIPS "G".
  177.  
  178. 2013-06-25  Maciej W. Rozycki  <macro@codesourcery.com>
  179.  
  180.         * mips.h: Add M_JRADDIUSP, M_JRC and M_MOVEP anonymous enum
  181.         values.
  182.  
  183. 2013-06-23  Richard Sandiford  <rdsandiford@googlemail.com>
  184.  
  185.         * mips.h: Fix comment typo: "G" is _RS rather than _RD for microMIPS.
  186.  
  187. 2013-06-17  Catherine Moore  <clm@codesourcery.com>
  188.             Maciej W. Rozycki  <macro@codesourcery.com>
  189.             Chao-Ying Fu  <fu@mips.com>
  190.  
  191.         * mips.h (OP_SH_EVAOFFSET): Define.
  192.         (OP_MASK_EVAOFFSET): Define.
  193.         (INSN_ASE_MASK): Delete.
  194.         (ASE_EVA): Define.
  195.         (M_CACHEE_AB, M_CACHEE_OB): New.
  196.         (M_LBE_OB, M_LBE_AB): New.
  197.         (M_LBUE_OB, M_LBUE_AB): New.
  198.         (M_LHE_OB, M_LHE_AB): New.
  199.         (M_LHUE_OB, M_LHUE_AB): New.
  200.         (M_LLE_AB, M_LLE_OB): New.
  201.         (M_LWE_OB, M_LWE_AB): New.
  202.         (M_LWLE_AB, M_LWLE_OB): New.
  203.         (M_LWRE_AB, M_LWRE_OB): New.
  204.         (M_PREFE_AB, M_PREFE_OB): New.
  205.         (M_SCE_AB, M_SCE_OB): New.
  206.         (M_SBE_OB, M_SBE_AB): New.
  207.         (M_SHE_OB, M_SHE_AB): New.
  208.         (M_SWE_OB, M_SWE_AB): New.
  209.         (M_SWLE_AB, M_SWLE_OB): New.
  210.         (M_SWRE_AB, M_SWRE_OB): New.
  211.         (MICROMIPSOP_SH_EVAOFFSET): Define.
  212.         (MICROMIPSOP_MASK_EVAOFFSET): Define.
  213.  
  214. 2013-06-12  Sandra Loosemore  <sandra@codesourcery.com>
  215.  
  216.         * nios2.h (OP_MATCH_ERET): Correct eret encoding.
  217.  
  218. 2013-05-22  Jürgen Urban  <JuergenUrban@gmx.de>
  219.  
  220.         * mips.h (M_LQC2_AB, M_SQC2_AB): New macros.
  221.  
  222. 2013-05-09  Andrew Pinski  <apinski@cavium.com>
  223.  
  224.         * mips.h (OP_MASK_CODE10): Correct definition.
  225.         (OP_SH_CODE10): Likewise.
  226.         Add a comment that "+J" is used now for OP_*CODE10.
  227.         (INSN_ASE_MASK): Update.
  228.         (INSN_VIRT): New macro.
  229.         (INSN_VIRT64): New macro
  230.  
  231. 2013-05-02  Nick Clifton  <nickc@redhat.com>
  232.  
  233.         * msp430.h: Add patterns for MSP430X instructions.
  234.  
  235. 2013-04-06  David S. Miller  <davem@davemloft.net>
  236.  
  237.         * sparc.h (F_PREFERRED): Define.
  238.         (F_PREF_ALIAS): Define.
  239.  
  240. 2013-04-03  Nick Clifton  <nickc@redhat.com>
  241.  
  242.         * v850.h (V850_INVERSE_PCREL): Define.
  243.  
  244. 2013-03-27  Alexis Deruelle  <alexis.deruelle@gmail.com>
  245.  
  246.         PR binutils/15068
  247.         * tic6x-opcode-table.h: Fix patterns for add, ldnw and xor.
  248.  
  249. 2013-03-27  Alexis Deruelle  <alexis.deruelle@gmail.com>
  250.  
  251.         PR binutils/15068
  252.         * tic6xc-insn-formats.h (FLD): Add use of bitfield array.
  253.         Add 16-bit opcodes.
  254.         * tic6xc-opcode-table.h: Add 16-bit insns.
  255.         * tic6x.h: Add support for 16-bit insns.
  256.  
  257. 2013-03-21  Michael Schewe  <michael.schewe@gmx.net>
  258.  
  259.         * h8300.h: Add MEMRELAX flag for mov.b/w/l @(d:32,ERs),Rd
  260.         and mov.b/w/l Rs,@(d:32,ERd).
  261.  
  262. 2013-03-20  Alexis Deruelle  <alexis.deruelle@gmail.com>
  263.  
  264.         PR gas/15082
  265.         * tic6x-opcode-table.h: Rename mpydp's specific operand type macro
  266.         from ORREGD1324 to ORXREGD1324 and make it cross-path-able through
  267.         tic6x_operand_xregpair operand coding type.
  268.         Make mpydp instruction cross-path-able, ie: remove the FIXed 'x'
  269.         opcode field, usu ORXREGD1324 for the src2 operand and remove the
  270.         TIC6X_FLAG_NO_CROSS.
  271.  
  272. 2013-03-20  Alexis Deruelle  <alexis.deruelle@gmail.com>
  273.  
  274.         PR gas/15095
  275.         * tic6x.h (enum tic6x_coding_method): Add
  276.         tic6x_coding_dreg_(msb|lsb) field coding type in order to encode
  277.         separately the msb and lsb of a register pair.  This is needed to
  278.         encode the opcodes in the same way as TI assembler does.
  279.         * tic6x-opcode-table.h: Modify absdp, dpint, dpsp, dptrunc, rcpdp
  280.         and rsqrdp opcodes to use the new field coding types.
  281.  
  282. 2013-03-11  Kyrylo Tkachov  <kyrylo.tkachov@arm.com>
  283.  
  284.         * arm.h (CRC_EXT_ARMV8): New constant.
  285.         (ARCH_CRC_ARMV8): New macro.
  286.  
  287. 2013-02-28  Yufeng Zhang  <yufeng.zhang@arm.com>
  288.  
  289.         * aarch64.h (AARCH64_FEATURE_CRC): New macro.
  290.  
  291. 2013-02-06  Sandra Loosemore  <sandra@codesourcery.com>
  292.             Andrew Jenner <andrew@codesourcery.com>
  293.  
  294.         Based on patches from Altera Corporation.
  295.  
  296.         * nios2.h: New file.
  297.  
  298. 2013-01-30  Yufeng Zhang  <yufeng.zhang@arm.com>
  299.  
  300.         * aarch64.h (aarch64_op): Add OP_SXTL, OP_SXTL2, OP_UXTL and OP_UXTL2.
  301.  
  302. 2013-01-28  Alexis Deruelle  <alexis.deruelle@gmail.com>
  303.  
  304.         PR gas/15069
  305.         * tic6x-opcode-table.h: Fix encoding of BNOP instruction.
  306.  
  307. 2013-01-24  Nick Clifton  <nickc@redhat.com>
  308.  
  309.         * v850.h: Add e3v5 support.
  310.  
  311. 2013-01-17  Yufeng Zhang  <yufeng.zhang@arm.com>
  312.  
  313.         * aarch64.h (aarch64_op): Remove OP_V_MOVI_B.
  314.  
  315. 2013-01-10  Peter Bergner <bergner@vnet.ibm.com>
  316.  
  317.         * ppc.h (PPC_OPCODE_POWER8): New define.
  318.         (PPC_OPCODE_HTM): Likewise.
  319.  
  320. 2013-01-10  Will Newton <will.newton@imgtec.com>
  321.  
  322.         * metag.h: New file.
  323.  
  324. 2013-01-07  Kaushik Phatak  <kaushik.phatak@kpitcummins.com>
  325.  
  326.         * cr16.h (make_instruction): Rename to cr16_make_instruction.
  327.         (match_opcode): Rename to cr16_match_opcode.
  328.  
  329. 2013-01-04  Juergen Urban <JuergenUrban@gmx.de>
  330.  
  331.         * mips.h: Add support for r5900 instructions including lq and sq.
  332.  
  333. 2013-01-02  Kaushik Phatak  <kaushik.phatak@kpitcummins.com>
  334.  
  335.         * cr16.h (dwordU,wordU): Moved typedefs from cr16-dis.c
  336.         (make_instruction,match_opcode): Added function prototypes.
  337.         (cr16_words,cr16_allWords,cr16_currInsn): Declare as extern.
  338.  
  339. 2012-11-23  Alan Modra  <amodra@gmail.com>
  340.  
  341.         * ppc.h (ppc_parse_cpu): Update prototype.
  342.  
  343. 2012-10-14  John David Anglin  <dave.anglin@nrc-cnrc.gc.ca>
  344.  
  345.         * hppa.h (pa_opcodes): Use "cX" completer instead of "cx" in fstqx
  346.         opcodes.  Likewise, use "cM" instead of "cm" in fstqs opcodes.
  347.  
  348. 2012-10-04  Andreas Krebbel  <Andreas.Krebbel@de.ibm.com>
  349.  
  350.         * s390.h (s390_opcode_cpu_val): Add S390_OPCODE_ZEC12.
  351.  
  352. 2012-09-04  Sergey A. Guriev <sergey.a.guriev@intel.com>
  353.  
  354.         * ia64.h (ia64_opnd): Add new operand types.
  355.  
  356. 2012-08-21  David S. Miller  <davem@davemloft.net>
  357.  
  358.         * sparc.h (F3F4): New macro.
  359.  
  360. 2012-08-13  Ian Bolton  <ian.bolton@arm.com>
  361.             Laurent Desnogues  <laurent.desnogues@arm.com>
  362.             Jim MacArthur  <jim.macarthur@arm.com>
  363.             Marcus Shawcroft  <marcus.shawcroft@arm.com>
  364.             Nigel Stephens  <nigel.stephens@arm.com>
  365.             Ramana Radhakrishnan  <ramana.radhakrishnan@arm.com>
  366.             Richard Earnshaw  <rearnsha@arm.com>
  367.             Sofiane Naci  <sofiane.naci@arm.com>
  368.             Tejas Belagod  <tejas.belagod@arm.com>
  369.             Yufeng Zhang  <yufeng.zhang@arm.com>
  370.  
  371.         * aarch64.h: New file.
  372.  
  373. 2012-08-13  Richard Sandiford  <rdsandiford@googlemail.com>
  374.             Maciej W. Rozycki  <macro@codesourcery.com>
  375.  
  376.         * mips.h (mips_opcode): Add the exclusions field.
  377.         (OPCODE_IS_MEMBER): Remove macro.
  378.         (cpu_is_member): New inline function.
  379.         (opcode_is_member): Likewise.
  380.  
  381. 2012-07-31  Chao-Ying Fu  <fu@mips.com>
  382.             Catherine Moore  <clm@codesourcery.com>
  383.             Maciej W. Rozycki  <macro@codesourcery.com>
  384.  
  385.         * mips.h: Document microMIPS DSP ASE usage.
  386.         (MICROMIPSOP_MASK_DSPACC, MICROMIPSOP_SH_DSPACC): Update for
  387.         microMIPS DSP ASE support.
  388.         (MICROMIPSOP_MASK_DSPSFT, MICROMIPSOP_SH_DSPSFT): Likewise.
  389.         (MICROMIPSOP_MASK_SA3, MICROMIPSOP_SH_SA3): Likewise.
  390.         (MICROMIPSOP_MASK_SA4, MICROMIPSOP_SH_SA4): Likewise.
  391.         (MICROMIPSOP_MASK_IMM8, MICROMIPSOP_SH_IMM8): Likewise.
  392.         (MICROMIPSOP_MASK_IMM10, MICROMIPSOP_SH_IMM10): Likewise.
  393.         (MICROMIPSOP_MASK_WRDSP, MICROMIPSOP_SH_WRDSP): Likewise.
  394.         (MICROMIPSOP_MASK_BP, MICROMIPSOP_SH_BP): Likewise.
  395.  
  396. 2012-07-06  Maciej W. Rozycki  <macro@codesourcery.com>
  397.  
  398.         * mips.h: Fix a typo in description.
  399.  
  400. 2012-06-07  Georg-Johann Lay  <avr@gjlay.de>
  401.  
  402.         * avr.h: (AVR_ISA_XCH): New define.
  403.         (AVR_ISA_XMEGA): Use it.
  404.         (XCH, LAS, LAT, LAC): New XMEGA opcodes.
  405.  
  406. 2012-05-15  James Murray <jsm@jsm-net.demon.co.uk>
  407.  
  408.         * m68hc11.h: Add XGate definitions.
  409.         (struct m68hc11_opcode): Add xg_mask field.
  410.  
  411. 2012-05-14  Catherine Moore  <clm@codesourcery.com>
  412.             Maciej W. Rozycki  <macro@codesourcery.com>
  413.             Rhonda Wittels  <rhonda@codesourcery.com>
  414.  
  415.         * ppc.h (PPC_OPCODE_VLE): New definition.
  416.         (PPC_OP_SA): New macro.
  417.         (PPC_OP_SE_VLE): New macro.
  418.         (PPC_OP): Use a variable shift amount.
  419.         (powerpc_operand): Update comments.
  420.         (PPC_OPSHIFT_INV): New macro.
  421.         (PPC_OPERAND_CR): Replace with...
  422.         (PPC_OPERAND_CR_BIT): ...this and
  423.         (PPC_OPERAND_CR_REG): ...this.
  424.  
  425.  
  426. 2012-05-03  Sean Keys  <skeys@ipdatasys.com>
  427.  
  428.         * xgate.h: Header file for XGATE assembler.
  429.  
  430. 2012-04-27  David S. Miller  <davem@davemloft.net>
  431.  
  432.         * sparc.h: Document new arg code' )' for crypto RS3
  433.         immediates.
  434.  
  435.         * sparc.h (struct sparc_opcode): New field 'hwcaps'.
  436.         F_MUL32, F_DIV32, F_FDMULD, F_V8PLUS, F_POPC, F_VIS, F_VIS2,
  437.         F_ASI_BLK_INIT, F_FMAF, F_VIS3, F_HPC, F_RANDOM, F_TRANS,
  438.         F_FJFMAU, F_IMA, F_ASI_CACHE_SPARING, F_HWCAP_MASK): Delete.
  439.         (HWCAP_MUL32, HWCAP_DIV32, HWCAP_FSMULD, HWCAP_V8PLUS, HWCAP_POPC,
  440.         HWCAP_VIS, HWCAP_VIS2, HWCAP_ASI_BLK_INIT, HWCAP_FMAF,
  441.         HWCAP_VIS3, HWCAP_HPC, HWCAP_RANDOM, HWCAP_TRANS, HWCAP_FJFMAU,
  442.         HWCAP_IMA, HWCAP_ASI_CACHE_SPARING, HWCAP_AES, HWCAP_DES,
  443.         HWCAP_KASUMI, HWCAP_CAMELLIA, HWCAP_MD5, HWCAP_SHA1,
  444.         HWCAP_SHA256, HWCAP_SHA512, HWCAP_MPMUL, HWCAP_MONT, HWCAP_PAUSE,
  445.         HWCAP_CBCOND, HWCAP_CRC32): New defines.
  446.  
  447. 2012-03-10  Edmar Wienskoski  <edmar@freescale.com>
  448.  
  449.         * ppc.h: Add PPC_OPCODE_ALTIVEC2, PPC_OPCODE_E6500, PPC_OPCODE_TMR.
  450.  
  451. 2012-02-27  Alan Modra  <amodra@gmail.com>
  452.  
  453.         * crx.h (cst4_map): Update declaration.
  454.  
  455. 2012-02-25  Walter Lee  <walt@tilera.com>
  456.  
  457.         * tilegx.h (tilegx_mnemonic): Add TILEGX_OPC_LD4S_TLS,
  458.         TILEGX_OPC_LD_TLS.
  459.         * tilepro.h (tilepro_mnemonic): Add TILEPRO_OPC_LW_TLS,
  460.         TILEPRO_OPC_LW_TLS_SN.
  461.  
  462. 2012-02-08  H.J. Lu  <hongjiu.lu@intel.com>
  463.  
  464.         * i386.h (XACQUIRE_PREFIX_OPCODE): New.
  465.         (XRELEASE_PREFIX_OPCODE): Likewise.
  466.  
  467. 2011-12-08  Andrew Pinski  <apinski@cavium.com>
  468.             Adam Nemet  <anemet@caviumnetworks.com>
  469.  
  470.         * mips.h (INSN_CHIP_MASK): Update according to INSN_OCTEON2.
  471.         (INSN_OCTEON2): New macro.
  472.         (CPU_OCTEON2): New macro.
  473.         (OPCODE_IS_MEMBER): Add Octeon2.
  474.  
  475. 2011-11-29  Andrew Pinski  <apinski@cavium.com>
  476.  
  477.         * mips.h (INSN_CHIP_MASK): Update according to INSN_OCTEONP.
  478.         (INSN_OCTEONP): New macro.
  479.         (CPU_OCTEONP): New macro.
  480.         (OPCODE_IS_MEMBER): Add Octeon+.
  481.         (M_SAA_AB, M_SAAD_AB, M_SAA_OB, M_SAAD_OB): New enum values.
  482.  
  483. 2011-11-01  DJ Delorie  <dj@redhat.com>
  484.  
  485.         * rl78.h: New file.
  486.  
  487. 2011-10-24  Maciej W. Rozycki  <macro@codesourcery.com>
  488.  
  489.         * mips.h: Fix a typo in description.
  490.  
  491. 2011-09-21  David S. Miller  <davem@davemloft.net>
  492.  
  493.         * sparc.h (struct sparc_opcode): Expand 'flags' to unsigned int.
  494.         (F_MUL32, F_DIV32, F_FSMULD, F_V8PLUS, F_POPC, F_VIS, F_VIS2,
  495.         F_ASI_BLK_INIT, F_FMAF, F_VIS3, F_HPC, F_RANDOM, F_TRANS,
  496.         F_FJFMAU, F_IMA, F_ASI_CACHE_SPARING): New flag bits.
  497.  
  498. 2011-08-09  Chao-ying Fu  <fu@mips.com>
  499.             Maciej W. Rozycki  <macro@codesourcery.com>
  500.  
  501.         * mips.h (OP_MASK_3BITPOS, OP_SH_3BITPOS): New macros.
  502.         (OP_MASK_OFFSET12, OP_SH_OFFSET12): Redefine.
  503.         (INSN_ASE_MASK): Add the MCU bit.
  504.         (INSN_MCU): New macro.
  505.         (M_ACLR_AB, M_ACLR_OB, M_ASET_AB, M_ASET_OB): New enum values.
  506.         (MICROMIPSOP_MASK_3BITPOS, MICROMIPSOP_SH_3BITPOS): New macros.
  507.  
  508. 2011-08-09  Maciej W. Rozycki  <macro@codesourcery.com>
  509.  
  510.         * mips.h (INSN_WRITE_GPR_S, INSN2_WRITE_GPR_MB): New macros.
  511.         (INSN2_READ_GPR_MC, INSN2_READ_GPR_ME): Likewise.
  512.         (INSN2_WRITE_GPR_MF, INSN2_READ_GPR_MG): Likewise.
  513.         (INSN2_READ_GPR_MJ, INSN2_WRITE_GPR_MJ): Likewise.
  514.         (INSN2_READ_GPR_MP, INSN2_WRITE_GPR_MP): Likewise.
  515.         (INSN2_READ_GPR_MQ, INSN2_WRITE_GPR_MHI): Likewise.
  516.         (INSN2_READ_GPR_MMN): Likewise.
  517.         (INSN2_READ_FPR_D): Change the bit used.
  518.         (INSN2_MOD_GPR_MD, INSN2_MOD_GPR_MF): Likewise.
  519.         (INSN2_MOD_SP, INSN2_READ_GPR_31, INSN2_READ_GP): Likewise.
  520.         (INSN2_READ_PC, INSN2_UNCOND_BRANCH): Likewise.
  521.         (INSN2_COND_BRANCH): Likewise.
  522.         (INSN2_WRITE_GPR_S, INSN2_MOD_GPR_MB): Remove macros.
  523.         (INSN2_MOD_GPR_MC, INSN2_MOD_GPR_ME, INSN2_MOD_GPR_MG): Likewise.
  524.         (INSN2_MOD_GPR_MJ, INSN2_MOD_GPR_MP, INSN2_MOD_GPR_MQ): Likewise.
  525.         (INSN2_MOD_GPR_MHI, INSN2_MOD_GPR_MM): Likewise.
  526.         (INSN2_MOD_GPR_MN): Likewise.
  527.  
  528. 2011-08-05  David S. Miller  <davem@davemloft.net>
  529.  
  530.         * sparc.h: Document new format codes '4', '5', and '('.
  531.         (OPF_LOW4, RS3): New macros.
  532.  
  533. 2011-08-03  Maciej W. Rozycki  <macro@codesourcery.com>
  534.  
  535.         * mips.h: Document the use of FP_D in MIPS16 mode.  Adjust the
  536.         order of flags documented.
  537.  
  538. 2011-07-29  Maciej W. Rozycki  <macro@codesourcery.com>
  539.  
  540.         * mips.h: Clarify the description of microMIPS instruction
  541.         manipulation macros.
  542.         (MICROMIPSOP_MASK_MAJOR, MICROMIPSOP_SH_MAJOR): Remove macros.
  543.  
  544. 2011-07-24  Chao-ying Fu  <fu@mips.com>
  545.             Maciej W. Rozycki  <macro@codesourcery.com>
  546.  
  547.         * mips.h (OP_MASK_EXTLSB, OP_SH_EXTLSB): New macros.
  548.         (OP_MASK_STYPE, OP_SH_STYPE): Likewise.
  549.         (OP_MASK_CODE10, OP_SH_CODE10): Likewise.
  550.         (OP_MASK_TRAP, OP_SH_TRAP): Likewise.
  551.         (OP_MASK_OFFSET12, OP_SH_OFFSET12): Likewise.
  552.         (OP_MASK_OFFSET10, OP_SH_OFFSET10): Likewise.
  553.         (OP_MASK_RS3, OP_SH_RS3): Likewise.
  554.         (OP_MASK_MB, OP_SH_MB, OP_MASK_MC, OP_SH_MC): Likewise.
  555.         (OP_MASK_MD, OP_SH_MD, OP_MASK_ME, OP_SH_ME): Likewise.
  556.         (OP_MASK_MF, OP_SH_MF, OP_MASK_MG, OP_SH_MG): Likewise.
  557.         (OP_MASK_MJ, OP_SH_MJ, OP_MASK_ML, OP_SH_ML): Likewise.
  558.         (OP_MASK_MP, OP_SH_MP, OP_MASK_MQ, OP_SH_MQ): Likewise.
  559.         (OP_MASK_IMMA, OP_SH_IMMA, OP_MASK_IMMB, OP_SH_IMMB): Likewise.
  560.         (OP_MASK_IMMC, OP_SH_IMMC, OP_MASK_IMMF, OP_SH_IMMF): Likewise.
  561.         (OP_MASK_IMMG, OP_SH_IMMG, OP_MASK_IMMH, OP_SH_IMMH): Likewise.
  562.         (OP_MASK_IMMI, OP_SH_IMMI, OP_MASK_IMMJ, OP_SH_IMMJ): Likewise.
  563.         (OP_MASK_IMML, OP_SH_IMML, OP_MASK_IMMM, OP_SH_IMMM): Likewise.
  564.         (OP_MASK_IMMN, OP_SH_IMMN, OP_MASK_IMMO, OP_SH_IMMO): Likewise.
  565.         (OP_MASK_IMMP, OP_SH_IMMP, OP_MASK_IMMQ, OP_SH_IMMQ): Likewise.
  566.         (OP_MASK_IMMU, OP_SH_IMMU, OP_MASK_IMMW, OP_SH_IMMW): Likewise.
  567.         (OP_MASK_IMMX, OP_SH_IMMX, OP_MASK_IMMY, OP_SH_IMMY): Likewise.
  568.         (INSN_WRITE_GPR_S): New macro.
  569.         (INSN2_BRANCH_DELAY_16BIT, INSN2_BRANCH_DELAY_32BIT): Likewise.
  570.         (INSN2_READ_FPR_D): Likewise.
  571.         (INSN2_MOD_GPR_MB, INSN2_MOD_GPR_MC): Likewise.
  572.         (INSN2_MOD_GPR_MD, INSN2_MOD_GPR_ME): Likewise.
  573.         (INSN2_MOD_GPR_MF, INSN2_MOD_GPR_MG): Likewise.
  574.         (INSN2_MOD_GPR_MJ, INSN2_MOD_GPR_MP): Likewise.
  575.         (INSN2_MOD_GPR_MQ, INSN2_MOD_SP): Likewise.
  576.         (INSN2_READ_GPR_31, INSN2_READ_GP, INSN2_READ_PC): Likewise.
  577.         (INSN2_UNCOND_BRANCH, INSN2_COND_BRANCH): Likewise.
  578.         (INSN2_MOD_GPR_MHI, INSN2_MOD_GPR_MM, INSN2_MOD_GPR_MN): Likewise.
  579.         (CPU_MICROMIPS): New macro.
  580.         (M_BC1FL, M_BC1TL, M_BC2FL, M_BC2TL): New enum values.
  581.         (M_BEQL, M_BGEZ, M_BGEZL, M_BGEZALL, M_BGTZ, M_BGTZL): Likewise.
  582.         (M_BLEZ, M_BLEZL, M_BLTZ, M_BLTZL, M_BLTZALL, M_BNEL): Likewise.
  583.         (M_CACHE_OB, M_JALS_1, M_JALS_2, M_JALS_A): Likewise.
  584.         (M_LDC2_OB, M_LDL_OB, M_LDM_AB, M_LDM_OB): Likewise.
  585.         (M_LDP_AB, M_LDP_OB, M_LDR_OB, M_LL_OB, M_LLD_OB): Likewise.
  586.         (M_LWC2_OB, M_LWL_OB, M_LWM_AB, M_LWM_OB): Likewise.
  587.         (M_LWP_AB, M_LWP_OB, M_LWR_OB): Likewise.
  588.         (M_LWU_OB, M_PREF_OB, M_SC_OB, M_SCD_OB): Likewise.
  589.         (M_SDC2_OB, M_SDL_OB, M_SDM_AB, M_SDM_OB): Likewise.
  590.         (M_SDP_AB, M_SDP_OB, M_SDR_OB): Likewise.
  591.         (M_SWC2_OB, M_SWL_OB, M_SWM_AB, M_SWM_OB): Likewise.
  592.         (M_SWP_AB, M_SWP_OB, M_SWR_OB): Likewise.
  593.         (MICROMIPSOP_MASK_MAJOR, MICROMIPSOP_SH_MAJOR): New macros.
  594.         (MICROMIPSOP_MASK_IMMEDIATE, MICROMIPSOP_SH_IMMEDIATE): Likewise.
  595.         (MICROMIPSOP_MASK_DELTA, MICROMIPSOP_SH_DELTA): Likewise.
  596.         (MICROMIPSOP_MASK_CODE10, MICROMIPSOP_SH_CODE10): Likewise.
  597.         (MICROMIPSOP_MASK_TRAP, MICROMIPSOP_SH_TRAP): Likewise.
  598.         (MICROMIPSOP_MASK_SHAMT, MICROMIPSOP_SH_SHAMT): Likewise.
  599.         (MICROMIPSOP_MASK_TARGET, MICROMIPSOP_SH_TARGET): Likewise.
  600.         (MICROMIPSOP_MASK_EXTLSB, MICROMIPSOP_SH_EXTLSB): Likewise.
  601.         (MICROMIPSOP_MASK_EXTMSBD, MICROMIPSOP_SH_EXTMSBD): Likewise.
  602.         (MICROMIPSOP_MASK_INSMSB, MICROMIPSOP_SH_INSMSB): Likewise.
  603.         (MICROMIPSOP_MASK_CODE, MICROMIPSOP_SH_CODE): Likewise.
  604.         (MICROMIPSOP_MASK_CODE2, MICROMIPSOP_SH_CODE2): Likewise.
  605.         (MICROMIPSOP_MASK_CACHE, MICROMIPSOP_SH_CACHE): Likewise.
  606.         (MICROMIPSOP_MASK_SEL, MICROMIPSOP_SH_SEL): Likewise.
  607.         (MICROMIPSOP_MASK_OFFSET12, MICROMIPSOP_SH_OFFSET12): Likewise.
  608.         (MICROMIPSOP_MASK_3BITPOS, MICROMIPSOP_SH_3BITPOS): Likewise.
  609.         (MICROMIPSOP_MASK_STYPE, MICROMIPSOP_SH_STYPE): Likewise.
  610.         (MICROMIPSOP_MASK_OFFSET10, MICROMIPSOP_SH_OFFSET10): Likewise.
  611.         (MICROMIPSOP_MASK_RS, MICROMIPSOP_SH_RS): Likewise.
  612.         (MICROMIPSOP_MASK_RT, MICROMIPSOP_SH_RT): Likewise.
  613.         (MICROMIPSOP_MASK_RD, MICROMIPSOP_SH_RD): Likewise.
  614.         (MICROMIPSOP_MASK_FS, MICROMIPSOP_SH_FS): Likewise.
  615.         (MICROMIPSOP_MASK_FT, MICROMIPSOP_SH_FT): Likewise.
  616.         (MICROMIPSOP_MASK_FD, MICROMIPSOP_SH_FD): Likewise.
  617.         (MICROMIPSOP_MASK_FR, MICROMIPSOP_SH_FR): Likewise.
  618.         (MICROMIPSOP_MASK_RS3, MICROMIPSOP_SH_RS3): Likewise.
  619.         (MICROMIPSOP_MASK_PREFX, MICROMIPSOP_SH_PREFX): Likewise.
  620.         (MICROMIPSOP_MASK_BCC, MICROMIPSOP_SH_BCC): Likewise.
  621.         (MICROMIPSOP_MASK_CCC, MICROMIPSOP_SH_CCC): Likewise.
  622.         (MICROMIPSOP_MASK_COPZ, MICROMIPSOP_SH_COPZ): Likewise.
  623.         (MICROMIPSOP_MASK_MB, MICROMIPSOP_SH_MB): Likewise.
  624.         (MICROMIPSOP_MASK_MC, MICROMIPSOP_SH_MC): Likewise.
  625.         (MICROMIPSOP_MASK_MD, MICROMIPSOP_SH_MD): Likewise.
  626.         (MICROMIPSOP_MASK_ME, MICROMIPSOP_SH_ME): Likewise.
  627.         (MICROMIPSOP_MASK_MF, MICROMIPSOP_SH_MF): Likewise.
  628.         (MICROMIPSOP_MASK_MG, MICROMIPSOP_SH_MG): Likewise.
  629.         (MICROMIPSOP_MASK_MH, MICROMIPSOP_SH_MH): Likewise.
  630.         (MICROMIPSOP_MASK_MI, MICROMIPSOP_SH_MI): Likewise.
  631.         (MICROMIPSOP_MASK_MJ, MICROMIPSOP_SH_MJ): Likewise.
  632.         (MICROMIPSOP_MASK_ML, MICROMIPSOP_SH_ML): Likewise.
  633.         (MICROMIPSOP_MASK_MM, MICROMIPSOP_SH_MM): Likewise.
  634.         (MICROMIPSOP_MASK_MN, MICROMIPSOP_SH_MN): Likewise.
  635.         (MICROMIPSOP_MASK_MP, MICROMIPSOP_SH_MP): Likewise.
  636.         (MICROMIPSOP_MASK_MQ, MICROMIPSOP_SH_MQ): Likewise.
  637.         (MICROMIPSOP_MASK_IMMA, MICROMIPSOP_SH_IMMA): Likewise.
  638.         (MICROMIPSOP_MASK_IMMB, MICROMIPSOP_SH_IMMB): Likewise.
  639.         (MICROMIPSOP_MASK_IMMC, MICROMIPSOP_SH_IMMC): Likewise.
  640.         (MICROMIPSOP_MASK_IMMD, MICROMIPSOP_SH_IMMD): Likewise.
  641.         (MICROMIPSOP_MASK_IMME, MICROMIPSOP_SH_IMME): Likewise.
  642.         (MICROMIPSOP_MASK_IMMF, MICROMIPSOP_SH_IMMF): Likewise.
  643.         (MICROMIPSOP_MASK_IMMG, MICROMIPSOP_SH_IMMG): Likewise.
  644.         (MICROMIPSOP_MASK_IMMH, MICROMIPSOP_SH_IMMH): Likewise.
  645.         (MICROMIPSOP_MASK_IMMI, MICROMIPSOP_SH_IMMI): Likewise.
  646.         (MICROMIPSOP_MASK_IMMJ, MICROMIPSOP_SH_IMMJ): Likewise.
  647.         (MICROMIPSOP_MASK_IMML, MICROMIPSOP_SH_IMML): Likewise.
  648.         (MICROMIPSOP_MASK_IMMM, MICROMIPSOP_SH_IMMM): Likewise.
  649.         (MICROMIPSOP_MASK_IMMN, MICROMIPSOP_SH_IMMN): Likewise.
  650.         (MICROMIPSOP_MASK_IMMO, MICROMIPSOP_SH_IMMO): Likewise.
  651.         (MICROMIPSOP_MASK_IMMP, MICROMIPSOP_SH_IMMP): Likewise.
  652.         (MICROMIPSOP_MASK_IMMQ, MICROMIPSOP_SH_IMMQ): Likewise.
  653.         (MICROMIPSOP_MASK_IMMU, MICROMIPSOP_SH_IMMU): Likewise.
  654.         (MICROMIPSOP_MASK_IMMW, MICROMIPSOP_SH_IMMW): Likewise.
  655.         (MICROMIPSOP_MASK_IMMX, MICROMIPSOP_SH_IMMX): Likewise.
  656.         (MICROMIPSOP_MASK_IMMY, MICROMIPSOP_SH_IMMY): Likewise.
  657.         (MICROMIPSOP_MASK_CODE, MICROMIPSOP_SH_CODE): Likewise.
  658.         (MICROMIPSOP_MASK_CODE2, MICROMIPSOP_SH_CODE2): Likewise.
  659.         (MICROMIPSOP_MASK_CACHE, MICROMIPSOP_SH_CACHE): Likewise.
  660.         (MICROMIPSOP_MASK_CODE20, MICROMIPSOP_SH_CODE20): Likewise.
  661.         (MICROMIPSOP_MASK_PERFREG, MICROMIPSOP_SH_PERFREG): Likewise.
  662.         (MICROMIPSOP_MASK_CODE19, MICROMIPSOP_SH_CODE19): Likewise.
  663.         (MICROMIPSOP_MASK_ALN, MICROMIPSOP_SH_ALN): Likewise.
  664.         (MICROMIPSOP_MASK_VECBYTE, MICROMIPSOP_SH_VECBYTE): Likewise.
  665.         (MICROMIPSOP_MASK_VECALIGN, MICROMIPSOP_SH_VECALIGN): Likewise.
  666.         (MICROMIPSOP_MASK_DSPACC, MICROMIPSOP_SH_DSPACC): Likewise.
  667.         (MICROMIPSOP_MASK_DSPACC_S, MICROMIPSOP_SH_DSPACC_S): Likewise.
  668.         (MICROMIPSOP_MASK_DSPSFT, MICROMIPSOP_SH_DSPSFT): Likewise.
  669.         (MICROMIPSOP_MASK_DSPSFT_7, MICROMIPSOP_SH_DSPSFT_7): Likewise.
  670.         (MICROMIPSOP_MASK_SA3, MICROMIPSOP_SH_SA3): Likewise.
  671.         (MICROMIPSOP_MASK_SA4, MICROMIPSOP_SH_SA4): Likewise.
  672.         (MICROMIPSOP_MASK_IMM8, MICROMIPSOP_SH_IMM8): Likewise.
  673.         (MICROMIPSOP_MASK_IMM10, MICROMIPSOP_SH_IMM10): Likewise.
  674.         (MICROMIPSOP_MASK_WRDSP, MICROMIPSOP_SH_WRDSP): Likewise.
  675.         (MICROMIPSOP_MASK_RDDSP, MICROMIPSOP_SH_RDDSP): Likewise.
  676.         (MICROMIPSOP_MASK_BP, MICROMIPSOP_SH_BP): Likewise.
  677.         (MICROMIPSOP_MASK_MT_U, MICROMIPSOP_SH_MT_U): Likewise.
  678.         (MICROMIPSOP_MASK_MT_H, MICROMIPSOP_SH_MT_H): Likewise.
  679.         (MICROMIPSOP_MASK_MTACC_T, MICROMIPSOP_SH_MTACC_T): Likewise.
  680.         (MICROMIPSOP_MASK_MTACC_D, MICROMIPSOP_SH_MTACC_D): Likewise.
  681.         (MICROMIPSOP_MASK_BBITIND, MICROMIPSOP_SH_BBITIND): Likewise.
  682.         (MICROMIPSOP_MASK_CINSPOS, MICROMIPSOP_SH_CINSPOS): Likewise.
  683.         (MICROMIPSOP_MASK_CINSLM1, MICROMIPSOP_SH_CINSLM1): Likewise.
  684.         (MICROMIPSOP_MASK_SEQI, MICROMIPSOP_SH_SEQI): Likewise.
  685.         (micromips_opcodes): New declaration.
  686.         (bfd_micromips_num_opcodes): Likewise.
  687.  
  688. 2011-07-24  Maciej W. Rozycki  <macro@codesourcery.com>
  689.  
  690.         * mips.h (INSN_TRAP): Rename to...
  691.         (INSN_NO_DELAY_SLOT): ... this.
  692.         (INSN_SYNC): Remove macro.
  693.  
  694. 2011-07-01  Eric B. Weddington  <eric.weddington@atmel.com>
  695.  
  696.         * avr.h (AVR_ISA_AVR6): Remove AVR_ISA_SPMX as it was actually
  697.         a duplicate of AVR_ISA_SPM.
  698.  
  699. 2011-07-01  Nick Clifton  <nickc@redhat.com>
  700.  
  701.         * avr.h (AVR_ISA_AVR6): Fix typo, adding AVR_ISA_SPMX.
  702.  
  703. 2011-06-18  Robin Getz  <robin.getz@analog.com>
  704.  
  705.         * bfin.h (is_macmod_signed): New func
  706.  
  707. 2011-06-18  Mike Frysinger  <vapier@gentoo.org>
  708.  
  709.         * bfin.h (is_macmod_pmove): Add missing space before func args.
  710.         (is_macmod_hmove): Likewise.
  711.  
  712. 2011-06-13  Walter Lee  <walt@tilera.com>
  713.  
  714.         * tilegx.h: New file.
  715.         * tilepro.h: New file.
  716.  
  717. 2011-05-31  Paul Brook  <paul@codesourcery.com>
  718.  
  719.         * arm.h (ARM_ARCH_V7R_IDIV): Define.
  720.  
  721. 2011-05-24  Andreas Krebbel  <Andreas.Krebbel@de.ibm.com>
  722.  
  723.         * s390.h: Replace S390_OPERAND_REG_EVEN with
  724.         S390_OPERAND_REG_PAIR.
  725.  
  726. 2011-05-24  Andreas Krebbel  <Andreas.Krebbel@de.ibm.com>
  727.  
  728.         * s390.h: Add S390_OPCODE_REG_EVEN flag.
  729.  
  730. 2011-04-18  Julian Brown  <julian@codesourcery.com>
  731.  
  732.         * arm.h (ARM_AEXT_V7_ARM): Remove ARM_EXT_OS from bitmask.
  733.  
  734. 2011-04-11  Dan McDonald  <dan@wellkeeper.com>
  735.  
  736.         PR gas/12296
  737.         * arm.h (ARM_AEXT_V7_ARM): Add ARM_EXT_OS.
  738.  
  739. 2011-03-22  Eric B. Weddington  <eric.weddington@atmel.com>
  740.  
  741.         * avr.h (AVR_ISA_SPMX,AVR_ISA_DES,AVR_ISA_M256,AVR_ISA_XMEGA):
  742.         New instruction set flags.
  743.         (AVR_INSN): Add new instructions for SPM Z+, DES for XMEGA.
  744.  
  745. 2011-02-28  Maciej W. Rozycki  <macro@codesourcery.com>
  746.  
  747.         * mips.h (M_PREF_AB): New enum value.
  748.  
  749. 2011-02-12  Mike Frysinger  <vapier@gentoo.org>
  750.  
  751.         * bfin.h (M_S2RND, M_T, M_W32, M_FU, M_TFU, M_IS, M_ISS2, M_IH,
  752.         M_IU): Define.
  753.         (is_macmod_pmove, is_macmod_hmove): New functions.
  754.  
  755. 2011-02-11  Mike Frysinger  <vapier@gentoo.org>
  756.  
  757.         * bfin.h: Add OPCODE_BFIN_H ifdef multiple include protection.
  758.  
  759. 2011-02-04  Bernd Schmidt  <bernds@codesourcery.com>
  760.  
  761.         * tic6x-opcode-table.h (cmtl, ll, sl): Available on C64XP.
  762.         * tic6x.h (TIC6X_INSN_ATOMIC): Remove.
  763.  
  764. 2010-12-31  John David Anglin  <dave.anglin@nrc-cnrc.gc.ca>
  765.  
  766.         PR gas/11395
  767.         * hppa.h (pa_opcodes): Revert last change.  Exchange 32 and 64-bit
  768.         "bb" entries.
  769.  
  770. 2010-12-26  John David Anglin  <dave.anglin@nrc-cnrc.gc.ca>
  771.  
  772.         PR gas/11395
  773.         * hppa.h: Clear "d" bit in "add" and "sub" patterns.
  774.  
  775. 2010-12-18  Richard Sandiford  <rdsandiford@googlemail.com>
  776.  
  777.         * mips.h: Update commentary after last commit.
  778.  
  779. 2010-12-18  Mingjie Xing  <mingjie.xing@gmail.com>
  780.  
  781.         * mips.h (OP_*_OFFSET_A, OP_*_OFFSET_B, OP_*_OFFSET_C)
  782.         (OP_*_RZ, OP_*_FZ, INSN2_M_FP_D, INSN2_WRITE_GPR_Z, INSN2_WRITE_FPR_Z)
  783.         (INSN2_READ_GPR_Z, INSN2_READ_FPR_Z, INSN2_READ_GPR_D): Define.
  784.  
  785. 2010-11-25  Andreas Krebbel  <Andreas.Krebbel@de.ibm.com>
  786.  
  787.         * s390.h (enum s390_opcode_cpu_val): Add S390_OPCODE_MAXCPU.
  788.  
  789. 2010-11-23  Richard Sandiford  <rdsandiford@googlemail.com>
  790.  
  791.         * mips.h: Fix previous commit.
  792.  
  793. 2010-11-23  Maciej W. Rozycki  <macro@linux-mips.org>
  794.  
  795.         * mips.h (INSN_CHIP_MASK): Update according to INSN_LOONGSON_3A.
  796.         (INSN_LOONGSON_3A): Clear bit 31.
  797.  
  798. 2010-11-15  Matthew Gretton-Dann  <matthew.gretton-dann@arm.com>
  799.  
  800.         PR gas/12198
  801.         * arm.h (ARM_AEXT_V6M_ONLY): New define.
  802.         (ARM_AEXT_V6M): Rewrite in terms of ARM_AEXT_V6M_ONLY.
  803.         (ARM_ARCH_V6M_ONLY): New define.
  804.  
  805. 2010-11-11  Mingming Sun  <mingm.sun@gmail.com>
  806.  
  807.         * mips.h (INSN_LOONGSON_3A): Defined.
  808.         (CPU_LOONGSON_3A): Defined.
  809.         (OPCODE_IS_MEMBER): Add LOONGSON_3A.
  810.  
  811. 2010-10-09  Matt Rice  <ratmice@gmail.com>
  812.  
  813.         * cgen.h (CGEN_ATTR, CGEN_ATTR_TYPE): Rename bool attribute to bool_.
  814.         (CGEN_ATTR_BOOLS, CGEN_ATTR_CGEN_INSN_ALIAS_VALUE): Likewise.
  815.  
  816. 2010-09-23  Matthew Gretton-Dann  <matthew.gretton-dann@arm.com>
  817.  
  818.         * arm.h (ARM_EXT_VIRT): New define.
  819.         (ARM_ARCH_V7A_IDIV_MP_SEC): Rename...
  820.         (ARM_ARCH_V7A_IDIV_MP_SEC_VIRT): ...to this and include Virtualization
  821.         Extensions.
  822.  
  823. 2010-09-23  Matthew Gretton-Dann  <matthew.gretton-dann@arm.com>
  824.  
  825.         * arm.h (ARM_AEXT_ADIV): New define.
  826.         (ARM_ARCH_V7A_IDIV_MP_SEC): Likewise.
  827.  
  828. 2010-09-23  Matthew Gretton-Dann  <matthew.gretton-dann@arm.com>
  829.  
  830.         * arm.h (ARM_EXT_OS): New define.
  831.         (ARM_AEXT_V6SM): Likewise.
  832.         (ARM_ARCH_V6SM): Likewise.
  833.  
  834. 2010-09-23  Matthew Gretton-Dann  <matthew.gretton-dann@arm.com>
  835.  
  836.         * arm.h (ARM_EXT_MP): Add.
  837.         (ARM_ARCH_V7A_MP): Likewise.
  838.  
  839. 2010-09-22  Mike Frysinger  <vapier@gentoo.org>
  840.  
  841.         * bfin.h: Declare pseudoChr structs/defines.
  842.  
  843. 2010-09-21  Mike Frysinger  <vapier@gentoo.org>
  844.  
  845.         * bfin.h: Strip trailing whitespace.
  846.  
  847. 2010-07-29  DJ Delorie  <dj@redhat.com>
  848.  
  849.         * rx.h (RX_Operand_Type): Add TwoReg.
  850.         (RX_Opcode_ID): Remove ediv and ediv2.
  851.  
  852. 2010-07-27  DJ Delorie  <dj@redhat.com>
  853.  
  854.         * rx.h (RX_Opcode_ID): Add nop2 and nop3 for statistics.
  855.  
  856. 2010-07-23  Naveen.H.S  <naveen.S@kpitcummins.com>
  857.             Ina Pandit  <ina.pandit@kpitcummins.com>
  858.  
  859.         * v850.h: Define PROCESSOR_MASK, PROCESSOR_OPTION_EXTENSION,
  860.         PROCESSOR_OPTION_ALIAS, PROCESSOR_V850E2, PROCESSOR_V850E2V3 and
  861.         PROCESSOR_V850E2_ALL.
  862.         Remove PROCESSOR_V850EA support.
  863.         (v850_operand): Define V850_OPERAND_EP, V850_OPERAND_FLOAT_CC,
  864.         V850_OPERAND_VREG, V850E_IMMEDIATE16, V850E_IMMEDIATE16HI,
  865.         V850E_IMMEDIATE23, V850E_IMMEDIATE32, V850_OPERAND_SIGNED,
  866.         V850_OPERAND_DISP, V850_PCREL, V850_REG_EVEN, V850E_PUSH_POP,
  867.         V850_NOT_IMM0, V850_NOT_SA, V850_OPERAND_BANG and
  868.         V850_OPERAND_PERCENT.
  869.         Update V850_OPERAND_SRG, V850_OPERAND_CC, V850_OPERAND_RELAX and
  870.         V850_NOT_R0.
  871.         Remove V850_OPERAND_SIGNED, V850_OPERAND_EP, V850_OPERAND_DISP
  872.         and V850E_PUSH_POP
  873.  
  874. 2010-07-06  Maciej W. Rozycki  <macro@codesourcery.com>
  875.  
  876.         * mips.h (MIPS16_INSN_UNCOND_BRANCH): New macro.
  877.         (MIPS16_INSN_BRANCH): Rename to...
  878.         (MIPS16_INSN_COND_BRANCH): ... this.
  879.  
  880. 2010-07-03  Alan Modra  <amodra@gmail.com>
  881.  
  882.         * ppc.h (PPC_OPCODE_32, PPC_OPCODE_BOOKE64, PPC_OPCODE_CLASSIC): Delete.
  883.         Renumber other PPC_OPCODE defines.
  884.  
  885. 2010-07-03  Alan Modra  <amodra@gmail.com>
  886.  
  887.         * ppc.h (PPC_OPCODE_COMMON): Expand comment.
  888.  
  889. 2010-06-29  Alan Modra  <amodra@gmail.com>
  890.  
  891.         * maxq.h: Delete file.
  892.  
  893. 2010-06-14  Sebastian Andrzej Siewior  <bigeasy@linutronix.de>
  894.  
  895.         * ppc.h (PPC_OPCODE_E500): Define.
  896.  
  897. 2010-05-26  Catherine Moore  <clm@codesourcery.com>
  898.  
  899.         * opcode/mips.h (INSN_MIPS16): Remove.
  900.  
  901. 2010-04-21  Joseph Myers  <joseph@codesourcery.com>
  902.  
  903.         * tic6x-insn-formats.h (s_branch): Correct typo in bitmask.
  904.  
  905. 2010-04-15  Nick Clifton  <nickc@redhat.com>
  906.  
  907.         * alpha.h: Update copyright notice to use GPLv3.
  908.         * arc.h: Likewise.
  909.         * arm.h: Likewise.
  910.         * avr.h: Likewise.
  911.         * bfin.h: Likewise.
  912.         * cgen.h: Likewise.
  913.         * convex.h: Likewise.
  914.         * cr16.h: Likewise.
  915.         * cris.h: Likewise.
  916.         * crx.h: Likewise.
  917.         * d10v.h: Likewise.
  918.         * d30v.h: Likewise.
  919.         * dlx.h: Likewise.
  920.         * h8300.h: Likewise.
  921.         * hppa.h: Likewise.
  922.         * i370.h: Likewise.
  923.         * i386.h: Likewise.
  924.         * i860.h: Likewise.
  925.         * i960.h: Likewise.
  926.         * ia64.h: Likewise.
  927.         * m68hc11.h: Likewise.
  928.         * m68k.h: Likewise.
  929.         * m88k.h: Likewise.
  930.         * maxq.h: Likewise.
  931.         * mips.h: Likewise.
  932.         * mmix.h: Likewise.
  933.         * mn10200.h: Likewise.
  934.         * mn10300.h: Likewise.
  935.         * msp430.h: Likewise.
  936.         * np1.h: Likewise.
  937.         * ns32k.h: Likewise.
  938.         * or32.h: Likewise.
  939.         * pdp11.h: Likewise.
  940.         * pj.h: Likewise.
  941.         * pn.h: Likewise.
  942.         * ppc.h: Likewise.
  943.         * pyr.h: Likewise.
  944.         * rx.h: Likewise.
  945.         * s390.h: Likewise.
  946.         * score-datadep.h: Likewise.
  947.         * score-inst.h: Likewise.
  948.         * sparc.h: Likewise.
  949.         * spu-insns.h: Likewise.
  950.         * spu.h: Likewise.
  951.         * tic30.h: Likewise.
  952.         * tic4x.h: Likewise.
  953.         * tic54x.h: Likewise.
  954.         * tic80.h: Likewise.
  955.         * v850.h: Likewise.
  956.         * vax.h: Likewise.
  957.  
  958. 2010-03-25  Joseph Myers  <joseph@codesourcery.com>
  959.  
  960.         * tic6x-control-registers.h, tic6x-insn-formats.h,
  961.         tic6x-opcode-table.h, tic6x.h: New.
  962.  
  963. 2010-02-25  Wu Zhangjin  <wuzhangjin@gmail.com>
  964.  
  965.         * mips.h: (LOONGSON2F_NOP_INSN): New macro.
  966.  
  967. 2010-02-08  Philipp Tomsich  <philipp.tomsich@theobroma-systems.com>
  968.  
  969.         * opcode/ppc.h (PPC_OPCODE_TITAN): Define.
  970.  
  971. 2010-01-14  H.J. Lu  <hongjiu.lu@intel.com>
  972.  
  973.         * ia64.h (ia64_find_opcode): Remove argument name.
  974.         (ia64_find_next_opcode): Likewise.
  975.         (ia64_dis_opcode): Likewise.
  976.         (ia64_free_opcode): Likewise.
  977.         (ia64_find_dependency): Likewise.
  978.  
  979. 2009-11-22  Doug Evans  <dje@sebabeach.org>
  980.  
  981.         * cgen.h: Include bfd_stdint.h.
  982.         (CGEN_INSN_LGSINT, CGEN_INSN_LGUINT): New types.
  983.  
  984. 2009-11-18  Paul Brook  <paul@codesourcery.com>
  985.  
  986.         * arm.h (FPU_VFP_V4_SP_D16, FPU_ARCH_VFP_V4_SP_D16): Define.
  987.  
  988. 2009-11-17  Paul Brook  <paul@codesourcery.com>
  989.         Daniel Jacobowitz  <dan@codesourcery.com>
  990.  
  991.         * arm.h (ARM_EXT_V6_DSP): Define.
  992.         (ARM_AEXT_V6T2, ARM_AEXT_NOTM): Include ARM_EXT_V6_DSP.
  993.         (ARM_AEXT_V7EM, ARM_ARCH_V7EM): Define.
  994.  
  995. 2009-11-04  DJ Delorie  <dj@redhat.com>
  996.  
  997.         * rx.h (rx_decode_opcode) (mvtipl): Add.
  998.         (mvtcp, mvfcp, opecp): Remove.
  999.  
  1000. 2009-11-02  Paul Brook  <paul@codesourcery.com>
  1001.  
  1002.         * arm.h (FPU_VFP_EXT_V3xD, FPU_VFP_EXT_FP16, FPU_NEON_EXT_FMA,
  1003.         FPU_VFP_EXT_FMA, FPU_VFP_V3xD, FPU_VFP_V4D16, FPU_VFP_V4): Define.
  1004.         (FPU_ARCH_VFP_V3D16_FP16, FPU_ARCH_VFP_V3_FP16, FPU_ARCH_VFP_V3xD,
  1005.         FPU_ARCH_VFP_V3xD_FP16, FPU_ARCH_VFP_V4, FPU_ARCH_VFP_V4D16,
  1006.         FPU_ARCH_NEON_VFP_V4): Define.
  1007.  
  1008. 2009-10-23  Doug Evans  <dje@sebabeach.org>
  1009.  
  1010.         * cgen-bitset.h: Delete, moved to ../cgen/bitset.h.
  1011.         * cgen.h: Update.  Improve multi-inclusion macro name.
  1012.  
  1013. 2009-10-02  Peter Bergner  <bergner@vnet.ibm.com>
  1014.  
  1015.         * ppc.h (PPC_OPCODE_476): Define.
  1016.  
  1017. 2009-10-01  Peter Bergner  <bergner@vnet.ibm.com>
  1018.  
  1019.         * ppc.h (PPC_OPCODE_A2): Rename from PPC_OPCODE_PPCA2.
  1020.  
  1021. 2009-09-29  DJ Delorie  <dj@redhat.com>
  1022.  
  1023.         * rx.h: New file.
  1024.  
  1025. 2009-09-22  Peter Bergner  <bergner@vnet.ibm.com>
  1026.  
  1027.         * ppc.h (ppc_cpu_t): Typedef to uint64_t.
  1028.  
  1029. 2009-09-21  Ben Elliston  <bje@au.ibm.com>
  1030.  
  1031.         * ppc.h (PPC_OPCODE_PPCA2): New.
  1032.  
  1033. 2009-09-05  Martin Thuresson  <martin@mtme.org>
  1034.  
  1035.         * ia64.h (struct ia64_operand): Renamed member class to op_class.
  1036.  
  1037. 2009-08-29  Martin Thuresson  <martin@mtme.org>
  1038.  
  1039.         * tic30.h (template): Rename type template to
  1040.         insn_template. Updated code to use new name.
  1041.         * tic54x.h (template): Rename type template to
  1042.         insn_template.
  1043.  
  1044. 2009-08-20  Nick Hudson  <nick.hudson@gmx.co.uk>
  1045.  
  1046.         * hppa.h (pa_opcodes): Add a pa10 bb without FLAG_STRICT.
  1047.  
  1048. 2009-06-11  Anthony Green  <green@moxielogic.com>
  1049.  
  1050.         * moxie.h (MOXIE_F3_PCREL): Define.
  1051.         (moxie_form3_opc_info): Grow.
  1052.  
  1053. 2009-06-06  Anthony Green  <green@moxielogic.com>
  1054.  
  1055.         * moxie.h (MOXIE_F1_M): Define.
  1056.  
  1057. 2009-04-15  Anthony Green  <green@moxielogic.com>
  1058.  
  1059.         * moxie.h: Created.
  1060.  
  1061. 2009-04-06  DJ Delorie  <dj@redhat.com>
  1062.  
  1063.         * h8300.h: Add relaxation attributes to MOVA opcodes.
  1064.  
  1065. 2009-03-10  Alan Modra  <amodra@bigpond.net.au>
  1066.  
  1067.         * ppc.h (ppc_parse_cpu): Declare.
  1068.  
  1069. 2009-03-02  Qinwei  <qinwei@sunnorth.com.cn>
  1070.  
  1071.         * score-inst.h (score_insn_type, score_data_type): Add Ra_I9_I5
  1072.         and _IMM11 for mbitclr and mbitset.
  1073.         * score-datadep.h: Update dependency information.
  1074.  
  1075. 2009-02-26  Peter Bergner  <bergner@vnet.ibm.com>
  1076.  
  1077.         * ppc.h (PPC_OPCODE_POWER7): New.
  1078.  
  1079. 2009-02-06  Doug Evans  <dje@google.com>
  1080.  
  1081.         * i386.h: Add comment regarding sse* insns and prefixes.
  1082.  
  1083. 2009-02-03  Sandip Matte  <sandip@rmicorp.com>
  1084.  
  1085.         * mips.h (INSN_XLR): Define.
  1086.         (INSN_CHIP_MASK): Update.
  1087.         (CPU_XLR): Define.
  1088.         (OPCODE_IS_MEMBER): Update.
  1089.         (M_MSGSND, M_MSGLD, M_MSGLD_T, M_MSGWAIT, M_MSGWAIT_T): Define.
  1090.  
  1091. 2009-01-28  Doug Evans  <dje@google.com>
  1092.  
  1093.         * opcode/i386.h: Add multiple inclusion protection.
  1094.         (EAX_REG_NUM,ECX_REG_NUM,EDX_REGNUM,EBX_REG_NUM,ESI_REG_NUM)
  1095.         (EDI_REG_NUM): New macros.
  1096.         (MODRM_MOD_FIELD,MODRM_REG_FIELD,MODRM_RM_FIELD): New macros.
  1097.         (SIB_SCALE_FIELD,SIB_INDEX_FIELD,SIB_BASE_FIELD): New macros.
  1098.         (REX_PREFIX_P): New macro.
  1099.  
  1100. 2009-01-09  Peter Bergner  <bergner@vnet.ibm.com>
  1101.  
  1102.         * ppc.h (struct powerpc_opcode): New field "deprecated".
  1103.         (PPC_OPCODE_NOPOWER4): Delete.
  1104.  
  1105. 2008-11-28  Joshua Kinard  <kumba@gentoo.org>
  1106.  
  1107.         * mips.h: Define CPU_R14000, CPU_R16000.
  1108.         (OPCODE_IS_MEMBER): Include R14000, R16000 in test.
  1109.  
  1110. 2008-11-18  Catherine Moore  <clm@codesourcery.com>
  1111.  
  1112.         * arm.h (FPU_NEON_FP16): New.
  1113.         (FPU_ARCH_NEON_FP16): New.
  1114.  
  1115. 2008-11-06  Chao-ying Fu  <fu@mips.com>
  1116.  
  1117.         * mips.h: Doucument '1' for 5-bit sync type.
  1118.  
  1119. 2008-08-28  H.J. Lu  <hongjiu.lu@intel.com>
  1120.  
  1121.         * ia64.h (ia64_resource_specifier): Add IA64_RS_CR_IIB.  Update
  1122.         IA64_RS_CR.
  1123.  
  1124. 2008-08-01  Peter Bergner  <bergner@vnet.ibm.com>
  1125.  
  1126.         * ppc.h (PPC_OPCODE_VSX, PPC_OPERAND_VSR): New.
  1127.  
  1128. 2008-07-30  Michael J. Eager  <eager@eagercon.com>
  1129.  
  1130.         * ppc.h (PPC_OPCODE_405): Define.
  1131.         (PPC_OPERAND_FSL, PPC_OPERAND_FCR, PPC_OPERAND_UDI): Define.
  1132.  
  1133. 2008-06-13  Peter Bergner  <bergner@vnet.ibm.com>
  1134.  
  1135.         * ppc.h (ppc_cpu_t): New typedef.
  1136.         (struct powerpc_opcode <flags>): Use it.
  1137.         (struct powerpc_operand <insert, extract>): Likewise.
  1138.         (struct powerpc_macro <flags>): Likewise.
  1139.  
  1140. 2008-06-12  Adam Nemet  <anemet@caviumnetworks.com>
  1141.  
  1142.         * mips.h: Document new field descriptors +x, +X, +p, +P, +s, +S.
  1143.         Update comment before MIPS16 field descriptors to mention MIPS16.
  1144.         (OP_SH_BBITIND, OP_MASK_BBITIND): New bit mask and shift count for
  1145.         BBIT.
  1146.         (OP_SH_CINSPOS, OP_MASK_CINSPOS, OP_SH_CINSLM1, OP_MASK_CINSLM1):
  1147.         New bit masks and shift counts for cins and exts.
  1148.  
  1149.         * mips.h: Document new field descriptors +Q.
  1150.         (OP_SH_SEQI, OP_MASK_SEQI): New bit mask and shift count for SEQI.
  1151.  
  1152. 2008-04-28  Adam Nemet  <anemet@caviumnetworks.com>
  1153.  
  1154.         * mips.h (INSN_MACRO): Move it up to the pinfo macros.
  1155.         (INSN2_M_FP_S, INSN2_M_FP_D): New pinfo2 macros.
  1156.  
  1157. 2008-04-14  Edmar Wienskoski  <edmar@freescale.com>
  1158.  
  1159.         * ppc.h: (PPC_OPCODE_E500MC): New.
  1160.  
  1161. 2008-04-03  H.J. Lu  <hongjiu.lu@intel.com>
  1162.  
  1163.         * i386.h (MAX_OPERANDS): Set to 5.
  1164.         (MAX_MNEM_SIZE): Changed to 20.
  1165.  
  1166. 2008-03-28  Eric B. Weddington  <eric.weddington@atmel.com>
  1167.  
  1168.         * avr.h (AVR_ISA_TINY3): Define new opcode set for attiny167.
  1169.  
  1170. 2008-03-09  Paul Brook  <paul@codesourcery.com>
  1171.  
  1172.         * arm.h (FPU_VFP_EXT_D32, FPU_VFP_V3D16, FPU_ARCH_VFP_V3D16): Define.
  1173.  
  1174. 2008-03-04  Paul Brook  <paul@codesourcery.com>
  1175.  
  1176.         * arm.h (ARM_EXT_V6M, ARM_EXT_BARRIER, ARM_EXT_THUMB_MSR): Define.
  1177.         (ARM_AEXT_V6T2, ARM_AEXT_V7_ARM, ARM_AEXT_V7M): Use new flags.
  1178.         (ARM_AEXT_V6M, ARM_ARCH_V6M): Define.
  1179.  
  1180. 2008-02-27  Denis Vlasenko  <vda.linux@googlemail.com>
  1181.             Nick Clifton  <nickc@redhat.com>
  1182.  
  1183.         PR 3134
  1184.         * h8300.h (h8_opcodes): Add an encoding for a mov.l instruction
  1185.         with a 32-bit displacement but without the top bit of the 4th byte
  1186.         set.
  1187.  
  1188. 2008-02-18  M R Swami Reddy <MR.Swami.Reddy@nsc.com>
  1189.  
  1190.         * cr16.h (cr16_num_optab): Declared.
  1191.  
  1192. 2008-02-14  Hakan Ardo  <hakan@debian.org>
  1193.  
  1194.         PR gas/2626
  1195.         * avr.h (AVR_ISA_2xxe): Define.
  1196.  
  1197. 2008-02-04  Adam Nemet  <anemet@caviumnetworks.com>
  1198.  
  1199.         * mips.h: Update copyright.
  1200.         (INSN_CHIP_MASK): New macro.
  1201.         (INSN_OCTEON): New macro.
  1202.         (CPU_OCTEON): New macro.
  1203.         (OPCODE_IS_MEMBER): Handle Octeon instructions.
  1204.  
  1205. 2008-01-23  Eric B. Weddington  <eric.weddington@atmel.com>
  1206.  
  1207.         * avr.h (AVR_ISA_RF401): Add new opcode set for at86rf401.
  1208.  
  1209. 2008-01-03  Eric B. Weddington  <eric.weddington@atmel.com>
  1210.  
  1211.         * avr.h (AVR_ISA_USB162): Add new opcode set.
  1212.         (AVR_ISA_AVR3): Likewise.
  1213.  
  1214. 2007-11-29  Mark Shinwell  <shinwell@codesourcery.com>
  1215.  
  1216.         * mips.h (INSN_LOONGSON_2E): New.
  1217.         (INSN_LOONGSON_2F): New.
  1218.         (CPU_LOONGSON_2E): New.
  1219.         (CPU_LOONGSON_2F): New.
  1220.         (OPCODE_IS_MEMBER): Update for Loongson-2E and -2F flags.
  1221.  
  1222. 2007-11-29  Mark Shinwell  <shinwell@codesourcery.com>
  1223.  
  1224.         * mips.h (INSN_ISA*): Redefine certain values as an
  1225.         enumeration.  Update comments.
  1226.         (mips_isa_table): New.
  1227.         (ISA_MIPS*): Redefine to match enumeration.
  1228.         (OPCODE_IS_MEMBER): Modify to correctly test new INSN_ISA*
  1229.         values.
  1230.  
  1231. 2007-08-08  Ben Elliston  <bje@au.ibm.com>
  1232.  
  1233.         * ppc.h (PPC_OPCODE_PPCPS): New.
  1234.  
  1235. 2007-07-03  Nathan Sidwell  <nathan@codesourcery.com>
  1236.  
  1237.         * m68k.h: Document j K & E.
  1238.  
  1239. 2007-06-29  M R Swami Reddy  <MR.Swami.Reddy@nsc.com>
  1240.  
  1241.         * cr16.h: New file for CR16 target.
  1242.  
  1243. 2007-05-02  Alan Modra  <amodra@bigpond.net.au>
  1244.  
  1245.         * ppc.h (PPC_OPERAND_PLUS1): Update comment.
  1246.  
  1247. 2007-04-23  Nathan Sidwell  <nathan@codesourcery.com>
  1248.  
  1249.         * m68k.h (mcfisa_c): New.
  1250.         (mcfusp, mcf_mask): Adjust.
  1251.  
  1252. 2007-04-20  Alan Modra  <amodra@bigpond.net.au>
  1253.  
  1254.         * ppc.h (struct powerpc_operand): Replace "bits" with "bitm".
  1255.         (num_powerpc_operands): Declare.
  1256.         (PPC_OPERAND_SIGNED et al): Redefine as hex.
  1257.         (PPC_OPERAND_PLUS1): Define.
  1258.  
  1259. 2007-03-21  H.J. Lu  <hongjiu.lu@intel.com>
  1260.  
  1261.         * i386.h (REX_MODE64): Renamed to ...
  1262.         (REX_W): This.
  1263.         (REX_EXTX): Renamed to ...
  1264.         (REX_R): This.
  1265.         (REX_EXTY): Renamed to ...
  1266.         (REX_X): This.
  1267.         (REX_EXTZ): Renamed to ...
  1268.         (REX_B): This.
  1269.  
  1270. 2007-03-15  H.J. Lu  <hongjiu.lu@intel.com>
  1271.  
  1272.         * i386.h: Add entries from config/tc-i386.h and move tables
  1273.         to opcodes/i386-opc.h.
  1274.  
  1275. 2007-03-13  H.J. Lu  <hongjiu.lu@intel.com>
  1276.  
  1277.         * i386.h (FloatDR): Removed.
  1278.         (i386_optab): Use FloatD and FloatD|FloatR instead of FloatDR.
  1279.  
  1280. 2007-03-01  Alan Modra  <amodra@bigpond.net.au>
  1281.  
  1282.         * spu-insns.h: Add soma double-float insns.
  1283.  
  1284. 2007-02-20  Thiemo Seufer  <ths@mips.com>
  1285.             Chao-Ying Fu  <fu@mips.com>
  1286.  
  1287.         * mips.h (OP_SH_BP, OP_MASK_BP): Add support for balign instruction.
  1288.         (INSN_DSPR2): Add flag for DSP R2 instructions.
  1289.         (M_BALIGN): New macro.
  1290.  
  1291. 2007-02-14  Alan Modra  <amodra@bigpond.net.au>
  1292.  
  1293.         * i386.h (i386_optab): Replace all occurrences of Seg2ShortForm
  1294.         and Seg3ShortFrom with Shortform.
  1295.  
  1296. 2007-02-11  H.J. Lu  <hongjiu.lu@intel.com>
  1297.  
  1298.         PR gas/4027
  1299.         * i386.h (i386_optab): Put the real "test" before the pseudo
  1300.         one.
  1301.  
  1302. 2007-01-08  Kazu Hirata  <kazu@codesourcery.com>
  1303.  
  1304.         * m68k.h (m68010up): OR fido_a.
  1305.  
  1306. 2006-12-25  Kazu Hirata  <kazu@codesourcery.com>
  1307.  
  1308.         * m68k.h (fido_a): New.
  1309.  
  1310. 2006-12-24  Kazu Hirata  <kazu@codesourcery.com>
  1311.  
  1312.         * m68k.h (mcfmac, mcfemac, cfloat, mcfhwdiv, mcfisa_a,
  1313.         mcfisa_aa, mcfisa_b, mcfusp, mcf_mask): Double the defined
  1314.         values.
  1315.  
  1316. 2006-11-08  H.J. Lu  <hongjiu.lu@intel.com>
  1317.  
  1318.         * i386.h (i386_optab): Replace CpuPNI with CpuSSE3.
  1319.  
  1320. 2006-10-31  Mei Ligang  <ligang@sunnorth.com.cn>
  1321.  
  1322.         * score-inst.h (enum score_insn_type): Add Insn_internal.
  1323.  
  1324. 2006-10-25  Trevor Smigiel  <Trevor_Smigiel@playstation.sony.com>
  1325.             Yukishige Shibata  <shibata@rd.scei.sony.co.jp>
  1326.             Nobuhisa Fujinami  <fnami@rd.scei.sony.co.jp>
  1327.             Takeaki Fukuoka  <fukuoka@rd.scei.sony.co.jp>
  1328.             Alan Modra  <amodra@bigpond.net.au>
  1329.  
  1330.         * spu-insns.h: New file.
  1331.         * spu.h: New file.
  1332.  
  1333. 2006-10-24  Andrew Pinski  <andrew_pinski@playstation.sony.com>
  1334.  
  1335.         * ppc.h (PPC_OPCODE_CELL): Define.
  1336.  
  1337. 2006-10-23  Dwarakanath Rajagopal  <dwarak.rajagopal@amd.com>
  1338.  
  1339.         * i386.h :  Modify opcode to support for the change in POPCNT opcode
  1340.         in amdfam10 architecture.
  1341.  
  1342. 2006-09-28  H.J. Lu  <hongjiu.lu@intel.com>
  1343.  
  1344.         * i386.h: Replace CpuMNI with CpuSSSE3.
  1345.  
  1346. 2006-09-26  Mark Shinwell  <shinwell@codesourcery.com>
  1347.             Joseph Myers  <joseph@codesourcery.com>
  1348.             Ian Lance Taylor  <ian@wasabisystems.com>
  1349.             Ben Elliston  <bje@wasabisystems.com>
  1350.  
  1351.         * arm.h (ARM_CEXT_IWMMXT2, ARM_ARCH_IWMMXT2): Define.
  1352.  
  1353. 2006-09-17  Mei Ligang  <ligang@sunnorth.com.cn>
  1354.  
  1355.         * score-datadep.h: New file.
  1356.         * score-inst.h: New file.
  1357.  
  1358. 2006-07-14  H.J. Lu  <hongjiu.lu@intel.com>
  1359.  
  1360.         * i386.h (i386_optab): Remove InvMem from maskmovq, movhlps,
  1361.         movlhps, movmskps, pextrw, pmovmskb, movmskpd, maskmovdqu,
  1362.         movdq2q and movq2dq.
  1363.  
  1364. 2006-07-10 Dwarakanath Rajagopal        <dwarak.rajagopal@amd.com>
  1365.            Michael Meissner             <michael.meissner@amd.com>
  1366.  
  1367.         * i386.h: Add amdfam10 new instructions (SSE4a and ABM instructions).
  1368.  
  1369. 2006-06-12  H.J. Lu  <hongjiu.lu@intel.com>
  1370.  
  1371.         * i386.h (i386_optab): Add "nop" with memory reference.
  1372.  
  1373. 2006-06-12  H.J. Lu  <hongjiu.lu@intel.com>
  1374.  
  1375.         * i386.h (i386_optab): Update comment for 64bit NOP.
  1376.  
  1377. 2006-06-06  Ben Elliston  <bje@au.ibm.com>
  1378.             Anton Blanchard  <anton@samba.org>
  1379.  
  1380.         * ppc.h (PPC_OPCODE_POWER6): Define.
  1381.         Adjust whitespace.
  1382.  
  1383. 2006-06-05  Thiemo Seufer  <ths@mips.com>
  1384.  
  1385.         * mips.h: Improve description of MT flags.
  1386.  
  1387. 2006-05-25  Richard Sandiford  <richard@codesourcery.com>
  1388.  
  1389.         * m68k.h (mcf_mask): Define.
  1390.  
  1391. 2006-05-05  Thiemo Seufer  <ths@mips.com>
  1392.             David Ung  <davidu@mips.com>
  1393.  
  1394.         * mips.h (enum): Add macro M_CACHE_AB.
  1395.  
  1396. 2006-05-04  Thiemo Seufer  <ths@mips.com>
  1397.             Nigel Stephens  <nigel@mips.com>
  1398.             David Ung  <davidu@mips.com>
  1399.  
  1400.         * mips.h: Add INSN_SMARTMIPS define.
  1401.  
  1402. 2006-04-30  Thiemo Seufer  <ths@mips.com>
  1403.             David Ung  <davidu@mips.com>
  1404.  
  1405.         * mips.h: Defines udi bits and masks.  Add description of
  1406.         characters which may appear in the args field of udi
  1407.         instructions.
  1408.  
  1409. 2006-04-26  Thiemo Seufer  <ths@networkno.de>
  1410.  
  1411.         * mips.h: Improve comments describing the bitfield instruction
  1412.         fields.
  1413.  
  1414. 2006-04-26  Julian Brown  <julian@codesourcery.com>
  1415.  
  1416.         * arm.h (FPU_VFP_EXT_V3): Define constant.
  1417.         (FPU_NEON_EXT_V1): Likewise.
  1418.         (FPU_VFP_HARD): Update.
  1419.         (FPU_VFP_V3): Define macro.
  1420.         (FPU_ARCH_VFP_V3, FPU_ARCH_VFP_V3_PLUS_NEON_V1): Define macros.
  1421.  
  1422. 2006-04-07  Joerg Wunsch  <j.gnu@uriah.heep.sax.de>
  1423.  
  1424.         * avr.h (AVR_ISA_PWMx): New.
  1425.  
  1426. 2006-03-28  Nathan Sidwell  <nathan@codesourcery.com>
  1427.  
  1428.         * m68k.h (cpu_m68k, cpu_cf, cpu_m68000, cpu_m68008, cpu_m68010,
  1429.         cpu_m68020, cpu_m68ec030, cpu_m68040, cpu_m68060, cpu_m68851,
  1430.         cpu_m68881, cpu_m68882, cpu_cpu32, cpu_cf5200, cpu_cf5206e,
  1431.         cpu_cf5208, cpu_cf521x, cpu_cf5213, cpu_cf5249, cpu_cf528x,
  1432.         cpu_cf5307, cpu_cf5329, cpu_cf5407, cpu_cf547x, cpu_cf548x): Remove.
  1433.  
  1434. 2006-03-10  Paul Brook  <paul@codesourcery.com>
  1435.  
  1436.         * arm.h (ARM_AEXT_V7_ARM): Include v6ZK extensions.
  1437.  
  1438. 2006-03-04  John David Anglin  <dave.anglin@nrc-cnrc.gc.ca>
  1439.  
  1440.         * hppa.h (pa_opcodes): Reorder bb opcodes so that pa10 opcodes come
  1441.         first.  Correct mask of bb "B" opcode.
  1442.  
  1443. 2006-02-27  H.J. Lu <hongjiu.lu@intel.com>
  1444.  
  1445.         * i386.h (i386_optab): Support Intel Merom New Instructions.
  1446.  
  1447. 2006-02-24  Paul Brook  <paul@codesourcery.com>
  1448.  
  1449.         * arm.h: Add V7 feature bits.
  1450.  
  1451. 2006-02-23  H.J. Lu  <hongjiu.lu@intel.com>
  1452.  
  1453.         * ia64.h (ia64_opnd): Add IA64_OPND_IMMU5b.
  1454.  
  1455. 2006-01-31  Paul Brook  <paul@codesourcery.com>
  1456.         Richard Earnshaw <rearnsha@arm.com>
  1457.  
  1458.         * arm.h: Use ARM_CPU_FEATURE.
  1459.         (ARM_AEXT_*, FPU_ENDIAN_PURE, FPU_VFP_HARD): New.
  1460.         (arm_feature_set): Change to a structure.
  1461.         (ARM_CPU_HAS_FEATURE, ARM_MERGE_FEATURE_SETS, ARM_CLEAR_FEATURE,
  1462.         ARM_FEATURE): New macros.
  1463.  
  1464. 2005-12-07  Hans-Peter Nilsson  <hp@axis.com>
  1465.  
  1466.         * cris.h (MOVE_M_TO_PREG_OPCODE, MOVE_M_TO_PREG_ZBITS)
  1467.         (MOVE_PC_INCR_OPCODE_PREFIX, MOVE_PC_INCR_OPCODE_SUFFIX): New macros.
  1468.         (ADD_PC_INCR_OPCODE): Don't define.
  1469.  
  1470. 2005-12-06  H.J. Lu  <hongjiu.lu@intel.com>
  1471.  
  1472.         PR gas/1874
  1473.         * i386.h (i386_optab): Add 64bit support for monitor and mwait.
  1474.  
  1475. 2005-11-14  David Ung  <davidu@mips.com>
  1476.  
  1477.         * mips.h: Assign 'm'/'M' codes to MIPS16e save/restore
  1478.         instructions.  Define MIPS16_ALL_ARGS and MIPS16_ALL_STATICS for
  1479.         save/restore encoding of the args field.
  1480.  
  1481. 2005-10-28  Dave Brolley  <brolley@redhat.com>
  1482.  
  1483.         Contribute the following changes:
  1484.         2005-02-16  Dave Brolley  <brolley@redhat.com>
  1485.  
  1486.         * cgen-bitset.h: Rename CGEN_ISA_MASK to CGEN_BITSET. Rename
  1487.         cgen_isa_mask_* to cgen_bitset_*.
  1488.         * cgen.h: Likewise.
  1489.  
  1490.         2003-10-21  Richard Sandiford  <rsandifo@redhat.com>
  1491.  
  1492.         * cgen.h (CGEN_BITSET_ATTR_VALUE): Fix definition.
  1493.         (CGEN_ATTR_ENTRY): Change "value" to type "unsigned".
  1494.         (CGEN_CPU_TABLE): Make isas a ponter.
  1495.  
  1496.         2003-09-29  Dave Brolley  <brolley@redhat.com>
  1497.  
  1498.         * cgen.h (CGEN_ATTR_VALUE_BITSET_TYPE): New typedef.
  1499.         (CGEN_ATTR_VALUE_ENUM_TYPE): Ditto.
  1500.         (CGEN_ATTR_VALUE_TYPE): Use these new typedefs.
  1501.  
  1502.         2002-12-13  Dave Brolley  <brolley@redhat.com>
  1503.  
  1504.         * cgen.h (symcat.h): #include it.
  1505.         (cgen-bitset.h): #include it.
  1506.         (CGEN_ATTR_VALUE_TYPE): Now a union.
  1507.         (CGEN_ATTR_VALUE): Reference macros generated in opcodes/<arch>-desc.h.
  1508.         (CGEN_ATTR_ENTRY): 'value' now unsigned.
  1509.         (cgen_cpu_desc): 'isas' now (CGEN_ISA_MASK*).
  1510.         * cgen-bitset.h: New file.
  1511.  
  1512. 2005-09-30  Catherine Moore  <clm@cm00re.com>
  1513.  
  1514.         * bfin.h: New file.
  1515.  
  1516. 2005-10-24  Jan Beulich  <jbeulich@novell.com>
  1517.  
  1518.         * ia64.h (enum ia64_opnd): Move memory operand out of set of
  1519.         indirect operands.
  1520.  
  1521. 2005-10-16  John David Anglin  <dave.anglin@nrc-cnrc.gc.ca>
  1522.  
  1523.         * hppa.h (pa_opcodes): Add two fcmp opcodes.  Reorder ftest opcodes.
  1524.         Add FLAG_STRICT to pa10 ftest opcode.
  1525.  
  1526. 2005-10-12  John David Anglin  <dave.anglin@nrc-cnrc.gc.ca>
  1527.  
  1528.         * hppa.h (pa_opcodes): Remove lha entries.
  1529.  
  1530. 2005-10-08  John David Anglin  <dave.anglin@nrc-cnrc.gc.ca>
  1531.  
  1532.         * hppa.h (FLAG_STRICT): Revise comment.
  1533.         (pa_opcode): Revise ordering rules.  Add/move strict pa10 variants
  1534.         before corresponding pa11 opcodes.  Add strict pa10 register-immediate
  1535.         entries for "fdc".
  1536.  
  1537. 2005-09-30  Catherine Moore  <clm@cm00re.com>
  1538.  
  1539.         * bfin.h: New file.
  1540.  
  1541. 2005-09-24  John David Anglin  <dave.anglin@nrc-cnrc.gc.ca>
  1542.  
  1543.         * hppa.h (pa_opcodes): Add new "fdc" and "fic" opcode entries.
  1544.  
  1545. 2005-09-06  Chao-ying Fu  <fu@mips.com>
  1546.  
  1547.         * mips.h (OP_SH_MT_U, OP_MASK_MT_U, OP_SH_MT_H, OP_MASK_MT_H,
  1548.         OP_SH_MTACC_T, OP_MASK_MTACC_T, OP_SH_MTACC_D, OP_MASK_MTACC_D): New
  1549.         define.
  1550.         Document !, $, *, &, g, +t, +T operand formats for MT instructions.
  1551.         (INSN_ASE_MASK): Update to include INSN_MT.
  1552.         (INSN_MT): New define for MT ASE.
  1553.  
  1554. 2005-08-25  Chao-ying Fu  <fu@mips.com>
  1555.  
  1556.         * mips.h (OP_SH_DSPACC, OP_MASK_DSPACC, OP_SH_DSPACC_S,
  1557.         OP_MASK_DSPACC_S, OP_SH_DSPSFT, OP_MASK_DSPSFT, OP_SH_DSPSFT_7,
  1558.         OP_MASK_DSPSFT_7, OP_SH_SA3, OP_MASK_SA3, OP_SH_SA4, OP_MASK_SA4,
  1559.         OP_SH_IMM8, OP_MASK_IMM8, OP_SH_IMM10, OP_MASK_IMM10, OP_SH_WRDSP,
  1560.         OP_MASK_WRDSP, OP_SH_RDDSP, OP_MASK_RDDSP): New define.
  1561.         Document 3, 4, 5, 6, 7, 8, 9, 0, :, ', @ operand formats for DSP
  1562.         instructions.
  1563.         (INSN_DSP): New define for DSP ASE.
  1564.  
  1565. 2005-08-18  Alan Modra  <amodra@bigpond.net.au>
  1566.  
  1567.         * a29k.h: Delete.
  1568.  
  1569. 2005-08-15  Daniel Jacobowitz  <dan@codesourcery.com>
  1570.  
  1571.         * ppc.h (PPC_OPCODE_E300): Define.
  1572.  
  1573. 2005-08-12 Martin Schwidefsky  <schwidefsky@de.ibm.com>
  1574.  
  1575.         * s390.h (s390_opcode_cpu_val): Add enum for cpu type z9-109.
  1576.  
  1577. 2005-07-28  John David Anglin  <dave.anglin@nrc-cnrc.gc.ca>
  1578.  
  1579.         PR gas/336
  1580.         * hppa.h (pa_opcodes): Allow 0 immediates in PA 2.0 variants of pdtlb
  1581.         and pitlb.
  1582.  
  1583. 2005-07-27  Jan Beulich  <jbeulich@novell.com>
  1584.  
  1585.         * i386.h (i386_optab): Add comment to movd. Use LongMem for all
  1586.         movd-s. Add NoRex64 to movq-s dealing only with mmx or xmm registers.
  1587.         Add movq-s as 64-bit variants of movd-s.
  1588.  
  1589. 2005-07-18  John David Anglin  <dave.anglin@nrc-cnrc.gc.ca>
  1590.  
  1591.         * hppa.h: Fix punctuation in comment.
  1592.  
  1593.         * hppa.h (pa_opcode):  Add rules for opcode ordering.  Check first for
  1594.         implicit space-register addressing.  Set space-register bits on opcodes
  1595.         using implicit space-register addressing.  Add various missing pa20
  1596.         long-immediate opcodes.  Remove various opcodes using implicit 3-bit
  1597.         space-register addressing.  Use "fE" instead of "fe" in various
  1598.         fstw opcodes.
  1599.  
  1600. 2005-07-18  Jan Beulich  <jbeulich@novell.com>
  1601.  
  1602.         * i386.h (i386_optab): Operands of aam and aad are unsigned.
  1603.  
  1604. 2007-07-15  H.J. Lu <hongjiu.lu@intel.com>
  1605.  
  1606.         * i386.h (i386_optab): Support Intel VMX Instructions.
  1607.  
  1608. 2005-07-10  John David Anglin  <dave.anglin@nrc-cnrc.gc.ca>
  1609.  
  1610.         * hppa.h (pa_opcode): Don't set FLAG_STRICT in pa10 loads and stores.
  1611.  
  1612. 2005-07-05  Jan Beulich  <jbeulich@novell.com>
  1613.  
  1614.         * i386.h (i386_optab): Add new insns.
  1615.  
  1616. 2005-07-01  Nick Clifton  <nickc@redhat.com>
  1617.  
  1618.         * sparc.h: Add typedefs to structure declarations.
  1619.  
  1620. 2005-06-20  H.J. Lu  <hongjiu.lu@intel.com>
  1621.  
  1622.         PR 1013
  1623.         * i386.h (i386_optab): Update comments for 64bit addressing on
  1624.         mov. Allow 64bit addressing for mov and movq.
  1625.  
  1626. 2005-06-11  John David Anglin  <dave.anglin@nrc-cnrc.gc.ca>
  1627.  
  1628.         * hppa.h (pa_opcodes): Use cM and cX instead of cm and cx,
  1629.         respectively, in various floating-point load and store patterns.
  1630.  
  1631. 2005-05-23  John David Anglin  <dave.anglin@nrc-cnrc.gc.ca>
  1632.  
  1633.         * hppa.h (FLAG_STRICT): Correct comment.
  1634.         (pa_opcodes): Update load and store entries to allow both PA 1.X and
  1635.         PA 2.0 mneumonics when equivalent.  Entries with cache control
  1636.         completers now require PA 1.1.  Adjust whitespace.
  1637.  
  1638. 2005-05-19  Anton Blanchard  <anton@samba.org>
  1639.  
  1640.         * ppc.h (PPC_OPCODE_POWER5): Define.
  1641.  
  1642. 2005-05-10  Nick Clifton  <nickc@redhat.com>
  1643.  
  1644.         * Update the address and phone number of the FSF organization in
  1645.         the GPL notices in the following files:
  1646.         a29k.h, alpha.h, arc.h, arm.h, avr.h, cgen.h, convex.h, cris.h,
  1647.         crx.h, d10v.h, d30v.h, dlx.h, h8300.h, hppa.h, i370.h, i386.h,
  1648.         i860.h, i960.h, m68hc11.h, m68k.h, m88k.h, maxq.h, mips.h, mmix.h,
  1649.         mn10200.h, mn10300.h, msp430.h, np1.h, ns32k.h, or32.h, pdp11.h,
  1650.         pj.h, pn.h, ppc.h, pyr.h, s390.h, sparc.h, tic30.h, tic4x.h,
  1651.         tic54x.h, tic80.h, v850.h, vax.h
  1652.  
  1653. 2005-05-09  Jan Beulich  <jbeulich@novell.com>
  1654.  
  1655.         * i386.h (i386_optab): Add ht and hnt.
  1656.  
  1657. 2005-04-18  Mark Kettenis  <kettenis@gnu.org>
  1658.  
  1659.         * i386.h: Insert hyphens into selected VIA PadLock extensions.
  1660.         Add xcrypt-ctr.  Provide aliases without hyphens.
  1661.  
  1662. 2005-04-13  H.J. Lu  <hongjiu.lu@intel.com>
  1663.  
  1664.         Moved from ../ChangeLog
  1665.  
  1666.         2005-04-12  Paul Brook  <paul@codesourcery.com>
  1667.         * m88k.h: Rename psr macros to avoid conflicts.
  1668.  
  1669.         2005-03-12  Zack Weinberg  <zack@codesourcery.com>
  1670.         * arm.h: Adjust comments for ARM_EXT_V4T and ARM_EXT_V5T.
  1671.         Add ARM_EXT_V6T2, ARM_ARCH_V6T2, ARM_ARCH_V6KT2, ARM_ARCH_V6ZT2,
  1672.         and ARM_ARCH_V6ZKT2.
  1673.  
  1674.         2004-11-29  Tomer Levi  <Tomer.Levi@nsc.com>
  1675.         * crx.h (enum operand_type): Rename rbase_cst4 to rbase_dispu4.
  1676.         Remove redundant instruction types.
  1677.         (struct argument): X_op - new field.
  1678.         (struct cst4_entry): Remove.
  1679.         (no_op_insn): Declare.
  1680.  
  1681.         2004-11-05  Tomer Levi  <Tomer.Levi@nsc.com>
  1682.         * crx.h (enum argtype): Rename types, remove unused types.
  1683.  
  1684.         2004-10-27  Tomer Levi  <Tomer.Levi@nsc.com>
  1685.         * crx.h (enum reg): Rearrange registers, remove 'ccfg' and `'pc'.
  1686.         (enum reg_type): Remove CRX_PC_REGTYPE, CRX_MTPR_REGTYPE.
  1687.         (enum operand_type): Rearrange operands, edit comments.
  1688.         replace us<N> with ui<N> for unsigned immediate.
  1689.         replace d<N> with disps<N>/dispu<N>/dispe<N> for signed/unsigned/escaped
  1690.         displacements (respectively).
  1691.         replace rbase_ridx_scl2_dispu<N> with rindex_disps<N> for register index.
  1692.         (instruction type): Add NO_TYPE_INS.
  1693.         (instruction flags): Add USER_REG, CST4MAP, NO_SP, NO_RPTR.
  1694.         (operand_entry): New field - 'flags'.
  1695.         (operand flags): New.
  1696.  
  1697.         2004-10-21  Tomer Levi  <Tomer.Levi@nsc.com>
  1698.         * crx.h (operand_type): Remove redundant types i3, i4,
  1699.         i5, i8, i12.
  1700.         Add new unsigned immediate types us3, us4, us5, us16.
  1701.  
  1702. 2005-04-12  Mark Kettenis  <kettenis@gnu.org>
  1703.  
  1704.         * i386.h (i386_optab): Mark VIA PadLock instructions as ImmExt and
  1705.         adjust them accordingly.
  1706.  
  1707. 2005-04-01  Jan Beulich  <jbeulich@novell.com>
  1708.  
  1709.         * i386.h (i386_optab): Add rdtscp.
  1710.  
  1711. 2005-03-29  H.J. Lu  <hongjiu.lu@intel.com>
  1712.  
  1713.         * i386.h (i386_optab): Don't allow the `l' suffix for moving
  1714.         between memory and segment register. Allow movq for moving between
  1715.         general-purpose register and segment register.
  1716.  
  1717. 2005-02-09  Jan Beulich  <jbeulich@novell.com>
  1718.  
  1719.         PR gas/707
  1720.         * i386.h (i386_optab): Add x_Suf to fbld and fbstp. Add w_Suf and
  1721.         FloatMF to fldcw, fstcw, fnstcw, and the memory formas of fstsw and
  1722.         fnstsw.
  1723.  
  1724. 2006-02-07  Nathan Sidwell  <nathan@codesourcery.com>
  1725.  
  1726.         * m68k.h (m68008, m68ec030, m68882): Remove.
  1727.         (m68k_mask): New.
  1728.         (cpu_m68k, cpu_cf): New.
  1729.         (mcf5200, mcf5206e, mcf521x, mcf5249, mcf528x, mcf5307, mcf5407,
  1730.         mcf5470, mcf5480): Rename to cpu_<foo>. Add m680x0 variants.
  1731.  
  1732. 2005-01-25  Alexandre Oliva  <aoliva@redhat.com>
  1733.  
  1734.         2004-11-10  Alexandre Oliva  <aoliva@redhat.com>
  1735.         * cgen.h (enum cgen_parse_operand_type): Add
  1736.         CGEN_PARSE_OPERAND_SYMBOLIC.
  1737.  
  1738. 2005-01-21  Fred Fish  <fnf@specifixinc.com>
  1739.  
  1740.         * mips.h: Change INSN_ALIAS to INSN2_ALIAS.
  1741.         Change INSN_WRITE_MDMX_ACC to INSN2_WRITE_MDMX_ACC.
  1742.         Change INSN_READ_MDMX_ACC to INSN2_READ_MDMX_ACC.
  1743.  
  1744. 2005-01-19  Fred Fish  <fnf@specifixinc.com>
  1745.  
  1746.         * mips.h (struct mips_opcode): Add new pinfo2 member.
  1747.         (INSN_ALIAS): New define for opcode table entries that are
  1748.         specific instances of another entry, such as 'move' for an 'or'
  1749.         with a zero operand.
  1750.         (INSN_READ_MDMX_ACC): Redefine from 0 to 0x2.
  1751.         (INSN_WRITE_MDMX_ACC): Redefine from 0 to 0x4.
  1752.  
  1753. 2004-12-09  Ian Lance Taylor  <ian@wasabisystems.com>
  1754.  
  1755.         * mips.h (CPU_RM9000): Define.
  1756.         (OPCODE_IS_MEMBER): Handle CPU_RM9000.
  1757.  
  1758. 2004-11-25 Jan Beulich  <jbeulich@novell.com>
  1759.  
  1760.         * i386.h: CpuNo64 mov can't reasonably have a 'q' suffix. Moves
  1761.         to/from test registers are illegal in 64-bit mode. Add missing
  1762.         NoRex64 to sidt. fxsave/fxrstor now allow for a 'q' suffix
  1763.         (previously one had to explicitly encode a rex64 prefix). Re-enable
  1764.         lahf/sahf in 64-bit mode as at least some Athlon64/Opteron steppings
  1765.         support it there. Add cmpxchg16b as per Intel's 64-bit documentation.
  1766.  
  1767. 2004-11-23 Jan Beulich  <jbeulich@novell.com>
  1768.  
  1769.         * i386.h (i386_optab): paddq and psubq, even in their MMX form, are
  1770.         available only with SSE2. Change the MMX additions introduced by SSE
  1771.         and 3DNow!A to CpuMMX2 (rather than CpuMMX). Indicate the 3DNow!A
  1772.         instructions by their now designated identifier (since combining i686
  1773.         and 3DNow! does not really imply 3DNow!A).
  1774.  
  1775. 2004-11-19  Alan Modra  <amodra@bigpond.net.au>
  1776.  
  1777.         * msp430.h (struct rcodes_s, MSP430_RLC, msp430_rcodes,
  1778.         struct hcodes_s, msp430_hcodes): Move to gas/config/tc-msp430.c.
  1779.  
  1780. 2004-11-08  Inderpreet Singh   <inderpreetb@nioda.hcltech.com>
  1781.             Vineet Sharma      <vineets@noida.hcltech.com>
  1782.  
  1783.         * maxq.h: New file: Disassembly information for the maxq port.
  1784.  
  1785. 2004-11-05  H.J. Lu  <hongjiu.lu@intel.com>
  1786.  
  1787.         * i386.h (i386_optab): Put back "movzb".
  1788.  
  1789. 2004-11-04  Hans-Peter Nilsson  <hp@axis.com>
  1790.  
  1791.         * cris.h (enum cris_insn_version_usage): Tweak formatting and
  1792.         comments.  Remove member cris_ver_sim.  Add members
  1793.         cris_ver_sim_v0_10, cris_ver_v0_10, cris_ver_v3_10,
  1794.         cris_ver_v8_10, cris_ver_v10, cris_ver_v10p.
  1795.         (struct cris_support_reg, struct cris_cond15): New types.
  1796.         (cris_conds15): Declare.
  1797.         (JUMP_PC_INCR_OPCODE_V32, BA_DWORD_OPCODE, NOP_OPCODE_COMMON)
  1798.         (NOP_OPCODE_ZBITS_COMMON, LAPC_DWORD_OPCODE, LAPC_DWORD_Z_BITS)
  1799.         (NOP_OPCODE_V32, NOP_Z_BITS_V32): New macros.
  1800.         (NOP_Z_BITS): Define in terms of NOP_OPCODE.
  1801.         (cris_imm_oprnd_size_type): New members SIZE_FIELD_SIGNED and
  1802.         SIZE_FIELD_UNSIGNED.
  1803.  
  1804. 2004-11-04 Jan Beulich  <jbeulich@novell.com>
  1805.  
  1806.         * i386.h (sldx_Suf): Remove.
  1807.         (FP, l_FP, sl_FP, x_FP): Don't imply IgnoreSize.
  1808.         (q_FP): Define, implying no REX64.
  1809.         (x_FP, sl_FP): Imply FloatMF.
  1810.         (i386_optab): Split reg and mem forms of moving from segment registers
  1811.         so that the memory forms can ignore the 16-/32-bit operand size
  1812.         distinction. Adjust a few others for Intel mode. Remove *FP uses from
  1813.         all non-floating-point instructions. Unite 32- and 64-bit forms of
  1814.         movsx, movzx, and movd. Adjust floating point operations for the above
  1815.         changes to the *FP macros. Add DefaultSize to floating point control
  1816.         insns operating on larger memory ranges. Remove left over comments
  1817.         hinting at certain insns being Intel-syntax ones where the ones
  1818.         actually meant are already gone.
  1819.  
  1820. 2004-10-07  Tomer Levi  <Tomer.Levi@nsc.com>
  1821.  
  1822.         * crx.h: Add COPS_REG_INS - Coprocessor Special register
  1823.         instruction type.
  1824.  
  1825. 2004-09-30  Paul Brook  <paul@codesourcery.com>
  1826.  
  1827.         * arm.h (ARM_EXT_V6K, ARM_EXT_V6Z): Define.
  1828.         (ARM_ARCH_V6K, ARM_ARCH_V6Z, ARM_ARCH_V6ZK): Define.
  1829.  
  1830. 2004-09-11  Theodore A. Roth  <troth@openavr.org>
  1831.  
  1832.         * avr.h: Add support for
  1833.         atmega48, atmega88, atmega168, attiny13, attiny2313, at90can128.
  1834.  
  1835. 2004-09-09  Segher Boessenkool  <segher@kernel.crashing.org>
  1836.  
  1837.         * ppc.h (PPC_OPERAND_OPTIONAL): Fix comment.
  1838.  
  1839. 2004-08-24  Dmitry Diky  <diwil@spec.ru>
  1840.  
  1841.         * msp430.h (msp430_opc): Add new instructions.
  1842.         (msp430_rcodes): Declare new instructions.
  1843.         (msp430_hcodes): Likewise..
  1844.  
  1845. 2004-08-13  Nick Clifton  <nickc@redhat.com>
  1846.  
  1847.         PR/301
  1848.         * h8300.h (O_JSR): Do not allow VECIND addressing for non-SX
  1849.         processors.
  1850.  
  1851. 2004-08-30  Michal Ludvig  <mludvig@suse.cz>
  1852.  
  1853.         * i386.h (i386_optab): Added montmul/xsha1/xsha256 insns.
  1854.  
  1855. 2004-07-22  H.J. Lu  <hongjiu.lu@intel.com>
  1856.  
  1857.         * i386.h (i386_optab): Allow cs/ds in 64bit for branch hints.
  1858.  
  1859. 2004-07-21  Jan Beulich  <jbeulich@novell.com>
  1860.  
  1861.         * i386.h: Adjust instruction descriptions to better match the
  1862.         specification.
  1863.  
  1864. 2004-07-16  Richard Earnshaw  <rearnsha@arm.com>
  1865.  
  1866.         * arm.h: Remove all old content.  Replace with architecture defines
  1867.         from gas/config/tc-arm.c.
  1868.  
  1869. 2004-07-09  Andreas Schwab  <schwab@suse.de>
  1870.  
  1871.         * m68k.h: Fix comment.
  1872.  
  1873. 2004-07-07  Tomer Levi  <Tomer.Levi@nsc.com>
  1874.  
  1875.         * crx.h: New file.
  1876.  
  1877. 2004-06-24  Alan Modra  <amodra@bigpond.net.au>
  1878.  
  1879.         * i386.h (i386_optab): Remove fildd, fistpd and fisttpd.
  1880.  
  1881. 2004-05-24  Peter Barada  <peter@the-baradas.com>
  1882.  
  1883.         * m68k.h: Add 'size' to m68k_opcode.
  1884.  
  1885. 2004-05-05  Peter Barada  <peter@the-baradas.com>
  1886.  
  1887.         * m68k.h: Switch from ColdFire chip name to core variant.
  1888.  
  1889. 2004-04-22  Peter Barada  <peter@the-baradas.com>
  1890.  
  1891.         * m68k.h: Add mcfmac/mcfemac definitions.  Update operand
  1892.         descriptions for new EMAC cases.
  1893.         Remove ColdFire macmw/macml/msacmw/msacmw hacks and properly
  1894.         handle Motorola MAC syntax.
  1895.         Allow disassembly of ColdFire V4e object files.
  1896.  
  1897. 2004-03-16  Alan Modra  <amodra@bigpond.net.au>
  1898.  
  1899.         * ppc.h (PPC_OPERAND_GPR_0): Define.  Bump other operand defines.
  1900.  
  1901. 2004-03-12  Jakub Jelinek  <jakub@redhat.com>
  1902.  
  1903.         * i386.h (i386_optab): Remove CpuNo64 from sysenter and sysexit.
  1904.  
  1905. 2004-03-12  Michal Ludvig  <mludvig@suse.cz>
  1906.  
  1907.         * i386.h (i386_optab): Added xstore as an alias for xstorerng.
  1908.  
  1909. 2004-03-12  Michal Ludvig  <mludvig@suse.cz>
  1910.  
  1911.         * i386.h (i386_optab): Added xstore/xcrypt insns.
  1912.  
  1913. 2004-02-09  Anil Paranjpe  <anilp1@KPITCummins.com>
  1914.  
  1915.         * h8300.h (32bit ldc/stc): Add relaxing support.
  1916.  
  1917. 2004-01-12  Anil Paranjpe  <anilp1@KPITCummins.com>
  1918.  
  1919.         * h8300.h (BITOP): Pass MEMRELAX flag.
  1920.  
  1921. 2004-01-09  Anil Paranjpe  <anilp1@KPITCummins.com>
  1922.  
  1923.         * h8300.h (BITOP): Dissallow operations on @aa:16 and @aa:32
  1924.         except for the H8S.
  1925.  
  1926. For older changes see ChangeLog-9103
  1927. Copyright (C) 2004-2012 Free Software Foundation, Inc.
  1928.  
  1929. Copying and distribution of this file, with or without modification,
  1930. are permitted in any medium without royalty provided the copyright
  1931. notice and this notice are preserved.
  1932.  
  1933. Local Variables:
  1934. mode: change-log
  1935. left-margin: 8
  1936. fill-column: 74
  1937. version-control: never
  1938. End:
  1939.