Subversion Repositories Kolibri OS

Rev

Rev 1986 | Rev 2997 | Go to most recent revision | Details | Compare with Previous | Last modification | View Log | RSS feed

Rev Author Line No. Line
1117 serge 1
/*
2
 * Copyright 2000 ATI Technologies Inc., Markham, Ontario, and
3
 *                VA Linux Systems Inc., Fremont, California.
4
 * Copyright 2008 Red Hat Inc.
5
 *
6
 * Permission is hereby granted, free of charge, to any person obtaining a
7
 * copy of this software and associated documentation files (the "Software"),
8
 * to deal in the Software without restriction, including without limitation
9
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10
 * and/or sell copies of the Software, and to permit persons to whom the
11
 * Software is furnished to do so, subject to the following conditions:
12
 *
13
 * The above copyright notice and this permission notice shall be included in
14
 * all copies or substantial portions of the Software.
15
 *
16
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
19
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22
 * OTHER DEALINGS IN THE SOFTWARE.
23
 *
24
 * Original Authors:
25
 *   Kevin E. Martin, Rickard E. Faith, Alan Hourihane
26
 *
27
 * Kernel port Author: Dave Airlie
28
 */
29
 
30
#ifndef RADEON_MODE_H
31
#define RADEON_MODE_H
32
 
1125 serge 33
#include 
34
#include 
1123 serge 35
#include 
1321 serge 36
#include 
1963 serge 37
#include 
38
#include 
1125 serge 39
#include 
40
#include 
1117 serge 41
 
1963 serge 42
struct radeon_bo;
1179 serge 43
struct radeon_device;
44
 
1117 serge 45
#define to_radeon_crtc(x) container_of(x, struct radeon_crtc, base)
46
#define to_radeon_connector(x) container_of(x, struct radeon_connector, base)
47
#define to_radeon_encoder(x) container_of(x, struct radeon_encoder, base)
48
#define to_radeon_framebuffer(x) container_of(x, struct radeon_framebuffer, base)
49
 
50
enum radeon_rmx_type {
51
	RMX_OFF,
52
	RMX_FULL,
53
	RMX_CENTER,
54
	RMX_ASPECT
55
};
56
 
57
enum radeon_tv_std {
58
	TV_STD_NTSC,
59
	TV_STD_PAL,
60
	TV_STD_PAL_M,
61
	TV_STD_PAL_60,
62
	TV_STD_NTSC_J,
63
	TV_STD_SCART_PAL,
64
	TV_STD_SECAM,
65
	TV_STD_PAL_CN,
1404 serge 66
	TV_STD_PAL_N,
1117 serge 67
};
68
 
1963 serge 69
enum radeon_underscan_type {
70
	UNDERSCAN_OFF,
71
	UNDERSCAN_ON,
72
	UNDERSCAN_AUTO,
73
};
74
 
75
enum radeon_hpd_id {
76
	RADEON_HPD_1 = 0,
77
	RADEON_HPD_2,
78
	RADEON_HPD_3,
79
	RADEON_HPD_4,
80
	RADEON_HPD_5,
81
	RADEON_HPD_6,
82
	RADEON_HPD_NONE = 0xff,
83
};
84
 
85
#define RADEON_MAX_I2C_BUS 16
86
 
1321 serge 87
/* radeon gpio-based i2c
88
 * 1. "mask" reg and bits
89
 *    grabs the gpio pins for software use
90
 *    0=not held  1=held
91
 * 2. "a" reg and bits
92
 *    output pin value
93
 *    0=low 1=high
94
 * 3. "en" reg and bits
95
 *    sets the pin direction
96
 *    0=input 1=output
97
 * 4. "y" reg and bits
98
 *    input pin value
99
 *    0=low 1=high
100
 */
1117 serge 101
struct radeon_i2c_bus_rec {
102
	bool valid;
1321 serge 103
	/* id used by atom */
104
	uint8_t i2c_id;
1430 serge 105
	/* id used by atom */
1963 serge 106
	enum radeon_hpd_id hpd;
1321 serge 107
	/* can be used with hw i2c engine */
108
	bool hw_capable;
109
	/* uses multi-media i2c engine */
110
	bool mm_i2c;
111
	/* regs and bits */
1117 serge 112
	uint32_t mask_clk_reg;
113
	uint32_t mask_data_reg;
114
	uint32_t a_clk_reg;
115
	uint32_t a_data_reg;
1321 serge 116
	uint32_t en_clk_reg;
117
	uint32_t en_data_reg;
118
	uint32_t y_clk_reg;
119
	uint32_t y_data_reg;
1117 serge 120
	uint32_t mask_clk_mask;
121
	uint32_t mask_data_mask;
122
	uint32_t a_clk_mask;
123
	uint32_t a_data_mask;
1321 serge 124
	uint32_t en_clk_mask;
125
	uint32_t en_data_mask;
126
	uint32_t y_clk_mask;
127
	uint32_t y_data_mask;
1117 serge 128
};
129
 
130
struct radeon_tmds_pll {
131
    uint32_t freq;
132
    uint32_t value;
133
};
134
 
135
#define RADEON_MAX_BIOS_CONNECTOR 16
136
 
1430 serge 137
/* pll flags */
1117 serge 138
#define RADEON_PLL_USE_BIOS_DIVS        (1 << 0)
139
#define RADEON_PLL_NO_ODD_POST_DIV      (1 << 1)
140
#define RADEON_PLL_USE_REF_DIV          (1 << 2)
141
#define RADEON_PLL_LEGACY               (1 << 3)
142
#define RADEON_PLL_PREFER_LOW_REF_DIV   (1 << 4)
143
#define RADEON_PLL_PREFER_HIGH_REF_DIV  (1 << 5)
144
#define RADEON_PLL_PREFER_LOW_FB_DIV    (1 << 6)
145
#define RADEON_PLL_PREFER_HIGH_FB_DIV   (1 << 7)
146
#define RADEON_PLL_PREFER_LOW_POST_DIV  (1 << 8)
147
#define RADEON_PLL_PREFER_HIGH_POST_DIV (1 << 9)
148
#define RADEON_PLL_USE_FRAC_FB_DIV      (1 << 10)
1179 serge 149
#define RADEON_PLL_PREFER_CLOSEST_LOWER (1 << 11)
1404 serge 150
#define RADEON_PLL_USE_POST_DIV         (1 << 12)
1963 serge 151
#define RADEON_PLL_IS_LCD               (1 << 13)
152
#define RADEON_PLL_PREFER_MINM_OVER_MAXP (1 << 14)
1117 serge 153
 
154
struct radeon_pll {
1404 serge 155
	/* reference frequency */
156
	uint32_t reference_freq;
157
 
158
	/* fixed dividers */
159
	uint32_t reference_div;
160
	uint32_t post_div;
161
 
162
	/* pll in/out limits */
1117 serge 163
	uint32_t pll_in_min;
164
	uint32_t pll_in_max;
165
	uint32_t pll_out_min;
166
	uint32_t pll_out_max;
1963 serge 167
	uint32_t lcd_pll_out_min;
168
	uint32_t lcd_pll_out_max;
1404 serge 169
	uint32_t best_vco;
1117 serge 170
 
1404 serge 171
	/* divider limits */
1117 serge 172
	uint32_t min_ref_div;
173
	uint32_t max_ref_div;
174
	uint32_t min_post_div;
175
	uint32_t max_post_div;
176
	uint32_t min_feedback_div;
177
	uint32_t max_feedback_div;
178
	uint32_t min_frac_feedback_div;
179
	uint32_t max_frac_feedback_div;
1404 serge 180
 
181
	/* flags for the current clock */
182
	uint32_t flags;
183
 
184
	/* pll id */
185
	uint32_t id;
1117 serge 186
};
187
 
188
struct radeon_i2c_chan {
1321 serge 189
	struct i2c_adapter adapter;
1117 serge 190
	struct drm_device *dev;
1321 serge 191
	union {
1963 serge 192
		struct i2c_algo_bit_data bit;
1321 serge 193
		struct i2c_algo_dp_aux_data dp;
194
	} algo;
1117 serge 195
	struct radeon_i2c_bus_rec rec;
196
};
197
 
198
/* mostly for macs, but really any system without connector tables */
199
enum radeon_connector_table {
1963 serge 200
	CT_NONE = 0,
1117 serge 201
	CT_GENERIC,
202
	CT_IBOOK,
203
	CT_POWERBOOK_EXTERNAL,
204
	CT_POWERBOOK_INTERNAL,
205
	CT_POWERBOOK_VGA,
206
	CT_MINI_EXTERNAL,
207
	CT_MINI_INTERNAL,
208
	CT_IMAC_G5_ISIGHT,
209
	CT_EMAC,
1963 serge 210
	CT_RN50_POWER,
211
	CT_MAC_X800,
212
	CT_MAC_G5_9600,
1117 serge 213
};
214
 
1321 serge 215
enum radeon_dvo_chip {
216
	DVO_SIL164,
217
	DVO_SIL1178,
218
};
219
 
1963 serge 220
struct radeon_fbdev;
221
 
1117 serge 222
struct radeon_mode_info {
223
	struct atom_context *atom_context;
1268 serge 224
	struct card_info *atom_card_info;
1117 serge 225
	enum radeon_connector_table connector_table;
226
	bool mode_config_initialized;
1430 serge 227
	struct radeon_crtc *crtcs[6];
1179 serge 228
	/* DVI-I properties */
229
	struct drm_property *coherent_mode_property;
230
	/* DAC enable load detect */
231
	struct drm_property *load_detect_property;
1963 serge 232
	/* TV standard */
1179 serge 233
	struct drm_property *tv_std_property;
234
	/* legacy TMDS PLL detect */
235
	struct drm_property *tmds_pll_property;
1963 serge 236
	/* underscan */
237
	struct drm_property *underscan_property;
238
	struct drm_property *underscan_hborder_property;
239
	struct drm_property *underscan_vborder_property;
1430 serge 240
	/* hardcoded DFP edid from BIOS */
241
	struct edid *bios_hardcoded_edid;
1963 serge 242
	int bios_hardcoded_edid_size;
243
 
244
	/* pointer to fbdev info structure */
245
	struct radeon_fbdev *rfbdev;
1117 serge 246
};
247
 
1179 serge 248
#define MAX_H_CODE_TIMING_LEN 32
249
#define MAX_V_CODE_TIMING_LEN 32
250
 
251
/* need to store these as reading
252
   back code tables is excessive */
253
struct radeon_tv_regs {
254
	uint32_t tv_uv_adr;
255
	uint32_t timing_cntl;
256
	uint32_t hrestart;
257
	uint32_t vrestart;
258
	uint32_t frestart;
259
	uint16_t h_code_timing[MAX_H_CODE_TIMING_LEN];
260
	uint16_t v_code_timing[MAX_V_CODE_TIMING_LEN];
261
};
262
 
1117 serge 263
struct radeon_crtc {
1123 serge 264
	struct drm_crtc base;
1117 serge 265
	int crtc_id;
1179 serge 266
	u16 lut_r[256], lut_g[256], lut_b[256];
1117 serge 267
	bool enabled;
268
	bool can_tile;
269
	uint32_t crtc_offset;
1321 serge 270
	struct drm_gem_object *cursor_bo;
1117 serge 271
	uint64_t cursor_addr;
272
	int cursor_width;
273
	int cursor_height;
1179 serge 274
	uint32_t legacy_display_base_addr;
275
	uint32_t legacy_cursor_offset;
276
	enum radeon_rmx_type rmx_type;
1963 serge 277
	u8 h_border;
278
	u8 v_border;
1179 serge 279
	fixed20_12 vsc;
280
	fixed20_12 hsc;
1268 serge 281
	struct drm_display_mode native_mode;
1430 serge 282
	int pll_id;
2160 serge 283
	int deferred_flip_completion;
1117 serge 284
};
285
 
286
struct radeon_encoder_primary_dac {
287
	/* legacy primary dac */
288
	uint32_t ps2_pdac_adj;
289
};
290
 
291
struct radeon_encoder_lvds {
292
	/* legacy lvds */
293
	uint16_t panel_vcc_delay;
294
	uint8_t  panel_pwr_delay;
295
	uint8_t  panel_digon_delay;
296
	uint8_t  panel_blon_delay;
297
	uint16_t panel_ref_divider;
298
	uint8_t  panel_post_divider;
299
	uint16_t panel_fb_divider;
300
	bool     use_bios_dividers;
301
	uint32_t lvds_gen_cntl;
302
	/* panel mode */
1268 serge 303
	struct drm_display_mode native_mode;
1963 serge 304
	struct backlight_device *bl_dev;
305
	int      dpms_mode;
306
	uint8_t  backlight_level;
1117 serge 307
};
308
 
309
struct radeon_encoder_tv_dac {
310
	/* legacy tv dac */
311
	uint32_t ps2_tvdac_adj;
312
	uint32_t ntsc_tvdac_adj;
313
	uint32_t pal_tvdac_adj;
314
 
1179 serge 315
	int               h_pos;
316
	int               v_pos;
317
	int               h_size;
318
	int               supported_tv_stds;
319
	bool              tv_on;
1117 serge 320
	enum radeon_tv_std tv_std;
1179 serge 321
	struct radeon_tv_regs tv;
1117 serge 322
};
323
 
324
struct radeon_encoder_int_tmds {
325
	/* legacy int tmds */
326
	struct radeon_tmds_pll tmds_pll[4];
327
};
328
 
1321 serge 329
struct radeon_encoder_ext_tmds {
330
	/* tmds over dvo */
331
	struct radeon_i2c_chan *i2c_bus;
332
	uint8_t slave_addr;
333
	enum radeon_dvo_chip dvo_chip;
334
};
335
 
1268 serge 336
/* spread spectrum */
337
struct radeon_atom_ss {
338
	uint16_t percentage;
339
	uint8_t type;
1963 serge 340
	uint16_t step;
1268 serge 341
	uint8_t delay;
342
	uint8_t range;
343
	uint8_t refdiv;
1963 serge 344
	/* asic_ss */
345
	uint16_t rate;
346
	uint16_t amount;
1268 serge 347
};
348
 
1117 serge 349
struct radeon_encoder_atom_dig {
1963 serge 350
	bool linkb;
1117 serge 351
	/* atom dig */
352
	bool coherent_mode;
1963 serge 353
	int dig_encoder; /* -1 disabled, 0 DIGA, 1 DIGB, etc. */
354
	/* atom lvds/edp */
355
	uint32_t lcd_misc;
1117 serge 356
	uint16_t panel_pwr_delay;
1963 serge 357
	uint32_t lcd_ss_id;
1117 serge 358
	/* panel mode */
1268 serge 359
	struct drm_display_mode native_mode;
1963 serge 360
	struct backlight_device *bl_dev;
361
	int dpms_mode;
362
	uint8_t backlight_level;
1117 serge 363
};
364
 
1179 serge 365
struct radeon_encoder_atom_dac {
366
	enum radeon_tv_std tv_std;
367
};
368
 
1117 serge 369
struct radeon_encoder {
370
    struct drm_encoder base;
1963 serge 371
	uint32_t encoder_enum;
1117 serge 372
	uint32_t encoder_id;
373
	uint32_t devices;
1179 serge 374
	uint32_t active_device;
1117 serge 375
	uint32_t flags;
376
	uint32_t pixel_clock;
377
	enum radeon_rmx_type rmx_type;
1963 serge 378
	enum radeon_underscan_type underscan_type;
379
	uint32_t underscan_hborder;
380
	uint32_t underscan_vborder;
1268 serge 381
	struct drm_display_mode native_mode;
1117 serge 382
	void *enc_priv;
1963 serge 383
	int audio_polling_active;
1404 serge 384
	int hdmi_offset;
1963 serge 385
	int hdmi_config_offset;
1404 serge 386
	int hdmi_audio_workaround;
387
	int hdmi_buffer_status;
1963 serge 388
	bool is_ext_encoder;
389
	u16 caps;
1117 serge 390
};
391
 
392
struct radeon_connector_atom_dig {
393
	uint32_t igp_lane_info;
1321 serge 394
	/* displayport */
395
	struct radeon_i2c_chan *dp_i2c_bus;
396
	u8 dpcd[8];
397
	u8 dp_sink_type;
398
	int dp_clock;
399
	int dp_lane_count;
1963 serge 400
	bool edp_on;
1117 serge 401
};
402
 
1321 serge 403
struct radeon_gpio_rec {
404
	bool valid;
405
	u8 id;
406
	u32 reg;
407
	u32 mask;
408
};
409
 
410
struct radeon_hpd {
411
	enum radeon_hpd_id hpd;
412
	u8 plugged_state;
413
	struct radeon_gpio_rec gpio;
414
};
415
 
1963 serge 416
struct radeon_router {
417
	u32 router_id;
418
	struct radeon_i2c_bus_rec i2c_info;
419
	u8 i2c_addr;
420
	/* i2c mux */
421
	bool ddc_valid;
422
	u8 ddc_mux_type;
423
	u8 ddc_mux_control_pin;
424
	u8 ddc_mux_state;
425
	/* clock/data mux */
426
	bool cd_valid;
427
	u8 cd_mux_type;
428
	u8 cd_mux_control_pin;
429
	u8 cd_mux_state;
430
};
431
 
1117 serge 432
struct radeon_connector {
433
    struct drm_connector base;
434
	uint32_t connector_id;
435
	uint32_t devices;
436
	struct radeon_i2c_chan *ddc_bus;
1963 serge 437
	/* some systems have an hdmi and vga port with a shared ddc line */
1268 serge 438
	bool shared_ddc;
2160 serge 439
	/* for some Radeon chip families we apply an additional EDID header
440
	   check as part of the DDC probe */
441
	bool requires_extended_probe;
1179 serge 442
	bool use_digital;
443
	/* we need to mind the EDID between detect
444
	   and get modes due to analog/digital/tvencoder */
445
	struct edid *edid;
1117 serge 446
	void *con_priv;
1179 serge 447
	bool dac_load_detect;
1268 serge 448
	uint16_t connector_object_id;
1321 serge 449
	struct radeon_hpd hpd;
1963 serge 450
	struct radeon_router router;
451
	struct radeon_i2c_chan *router_bus;
1117 serge 452
};
453
 
454
struct radeon_framebuffer {
1123 serge 455
   struct drm_framebuffer base;
456
   struct drm_gem_object *obj;
1117 serge 457
};
458
 
1963 serge 459
 
1404 serge 460
extern enum radeon_tv_std
461
radeon_combios_get_tv_info(struct radeon_device *rdev);
462
extern enum radeon_tv_std
463
radeon_atombios_get_tv_info(struct radeon_device *rdev);
464
 
1963 serge 465
extern struct drm_connector *
466
radeon_get_connector_for_encoder(struct drm_encoder *encoder);
467
 
468
extern bool radeon_encoder_is_dp_bridge(struct drm_encoder *encoder);
469
extern bool radeon_connector_encoder_is_dp_bridge(struct drm_connector *connector);
470
extern bool radeon_connector_encoder_is_hbr2(struct drm_connector *connector);
471
extern bool radeon_connector_is_dp12_capable(struct drm_connector *connector);
472
 
1321 serge 473
extern void radeon_connector_hotplug(struct drm_connector *connector);
1963 serge 474
extern int radeon_dp_mode_valid_helper(struct drm_connector *connector,
1321 serge 475
				       struct drm_display_mode *mode);
476
extern void radeon_dp_set_link_config(struct drm_connector *connector,
477
				      struct drm_display_mode *mode);
1963 serge 478
extern void radeon_dp_link_train(struct drm_encoder *encoder,
1321 serge 479
			  struct drm_connector *connector);
480
extern u8 radeon_dp_getsinktype(struct radeon_connector *radeon_connector);
481
extern bool radeon_dp_getdpcd(struct radeon_connector *radeon_connector);
1963 serge 482
extern void atombios_dig_encoder_setup(struct drm_encoder *encoder, int action, int panel_mode);
483
extern void radeon_atom_encoder_init(struct radeon_device *rdev);
1321 serge 484
extern void atombios_dig_transmitter_setup(struct drm_encoder *encoder,
485
					   int action, uint8_t lane_num,
486
					   uint8_t lane_set);
1986 serge 487
extern void radeon_atom_ext_encoder_setup_ddc(struct drm_encoder *encoder);
488
extern struct drm_encoder *radeon_atom_get_external_encoder(struct drm_encoder *encoder);
1321 serge 489
extern int radeon_dp_i2c_aux_ch(struct i2c_adapter *adapter, int mode,
1963 serge 490
				u8 write_byte, u8 *read_byte);
1321 serge 491
 
1963 serge 492
extern void radeon_i2c_init(struct radeon_device *rdev);
493
extern void radeon_i2c_fini(struct radeon_device *rdev);
494
extern void radeon_combios_i2c_init(struct radeon_device *rdev);
495
extern void radeon_atombios_i2c_init(struct radeon_device *rdev);
496
extern void radeon_i2c_add(struct radeon_device *rdev,
497
			   struct radeon_i2c_bus_rec *rec,
498
			   const char *name);
499
extern struct radeon_i2c_chan *radeon_i2c_lookup(struct radeon_device *rdev,
500
						 struct radeon_i2c_bus_rec *i2c_bus);
1321 serge 501
extern struct radeon_i2c_chan *radeon_i2c_create_dp(struct drm_device *dev,
502
						    struct radeon_i2c_bus_rec *rec,
503
						    const char *name);
1117 serge 504
extern struct radeon_i2c_chan *radeon_i2c_create(struct drm_device *dev,
505
						 struct radeon_i2c_bus_rec *rec,
506
						 const char *name);
507
extern void radeon_i2c_destroy(struct radeon_i2c_chan *i2c);
1430 serge 508
extern void radeon_i2c_get_byte(struct radeon_i2c_chan *i2c_bus,
1321 serge 509
				   u8 slave_addr,
510
				   u8 addr,
511
				   u8 *val);
1430 serge 512
extern void radeon_i2c_put_byte(struct radeon_i2c_chan *i2c,
1321 serge 513
				   u8 slave_addr,
514
				   u8 addr,
515
				   u8 val);
1963 serge 516
extern void radeon_router_select_ddc_port(struct radeon_connector *radeon_connector);
517
extern void radeon_router_select_cd_port(struct radeon_connector *radeon_connector);
2160 serge 518
extern bool radeon_ddc_probe(struct radeon_connector *radeon_connector,
519
			bool requires_extended_probe);
1117 serge 520
extern int radeon_ddc_get_modes(struct radeon_connector *radeon_connector);
521
 
1123 serge 522
extern struct drm_encoder *radeon_best_encoder(struct drm_connector *connector);
1117 serge 523
 
1963 serge 524
extern bool radeon_atombios_get_ppll_ss_info(struct radeon_device *rdev,
525
					     struct radeon_atom_ss *ss,
526
					     int id);
527
extern bool radeon_atombios_get_asic_ss_info(struct radeon_device *rdev,
528
					     struct radeon_atom_ss *ss,
529
					     int id, u32 clock);
530
 
531
extern void radeon_compute_pll_legacy(struct radeon_pll *pll,
1117 serge 532
			       uint64_t freq,
533
			       uint32_t *dot_clock_p,
534
			       uint32_t *fb_div_p,
535
			       uint32_t *frac_fb_div_p,
536
			       uint32_t *ref_div_p,
1404 serge 537
			       uint32_t *post_div_p);
1117 serge 538
 
1963 serge 539
extern void radeon_compute_pll_avivo(struct radeon_pll *pll,
540
				     u32 freq,
541
				     u32 *dot_clock_p,
542
				     u32 *fb_div_p,
543
				     u32 *frac_fb_div_p,
544
				     u32 *ref_div_p,
545
				     u32 *post_div_p);
546
 
1321 serge 547
extern void radeon_setup_encoder_clones(struct drm_device *dev);
548
 
1117 serge 549
struct drm_encoder *radeon_encoder_legacy_lvds_add(struct drm_device *dev, int bios_index);
550
struct drm_encoder *radeon_encoder_legacy_primary_dac_add(struct drm_device *dev, int bios_index, int with_tv);
551
struct drm_encoder *radeon_encoder_legacy_tv_dac_add(struct drm_device *dev, int bios_index, int with_tv);
552
struct drm_encoder *radeon_encoder_legacy_tmds_int_add(struct drm_device *dev, int bios_index);
553
struct drm_encoder *radeon_encoder_legacy_tmds_ext_add(struct drm_device *dev, int bios_index);
1963 serge 554
extern void atombios_dvo_setup(struct drm_encoder *encoder, int action);
1321 serge 555
extern void atombios_digital_setup(struct drm_encoder *encoder, int action);
1117 serge 556
extern int atombios_get_encoder_mode(struct drm_encoder *encoder);
1963 serge 557
extern bool atombios_set_edp_panel_power(struct drm_connector *connector, int action);
1179 serge 558
extern void radeon_encoder_set_active_device(struct drm_encoder *encoder);
1117 serge 559
 
560
extern void radeon_crtc_load_lut(struct drm_crtc *crtc);
561
extern int atombios_crtc_set_base(struct drm_crtc *crtc, int x, int y,
562
                  struct drm_framebuffer *old_fb);
1963 serge 563
extern int atombios_crtc_set_base_atomic(struct drm_crtc *crtc,
564
					 struct drm_framebuffer *fb,
565
					 int x, int y,
566
					 enum mode_set_atomic state);
1117 serge 567
extern int atombios_crtc_mode_set(struct drm_crtc *crtc,
568
				   struct drm_display_mode *mode,
569
				   struct drm_display_mode *adjusted_mode,
570
				   int x, int y,
571
				   struct drm_framebuffer *old_fb);
572
extern void atombios_crtc_dpms(struct drm_crtc *crtc, int mode);
573
 
574
extern int radeon_crtc_set_base(struct drm_crtc *crtc, int x, int y,
575
				 struct drm_framebuffer *old_fb);
1963 serge 576
extern int radeon_crtc_set_base_atomic(struct drm_crtc *crtc,
577
				       struct drm_framebuffer *fb,
578
				       int x, int y,
579
				       enum mode_set_atomic state);
580
extern int radeon_crtc_do_set_base(struct drm_crtc *crtc,
581
				   struct drm_framebuffer *fb,
582
				   int x, int y, int atomic);
1117 serge 583
extern int radeon_crtc_cursor_set(struct drm_crtc *crtc,
584
				  struct drm_file *file_priv,
585
				  uint32_t handle,
586
				  uint32_t width,
587
				  uint32_t height);
588
extern int radeon_crtc_cursor_move(struct drm_crtc *crtc,
589
				   int x, int y);
590
 
1963 serge 591
extern int radeon_get_crtc_scanoutpos(struct drm_device *dev, int crtc,
592
				      int *vpos, int *hpos);
593
 
1430 serge 594
extern bool radeon_combios_check_hardcoded_edid(struct radeon_device *rdev);
595
extern struct edid *
1963 serge 596
radeon_bios_get_hardcoded_edid(struct radeon_device *rdev);
1117 serge 597
extern bool radeon_atom_get_clock_info(struct drm_device *dev);
598
extern bool radeon_combios_get_clock_info(struct drm_device *dev);
599
extern struct radeon_encoder_atom_dig *
600
radeon_atombios_get_lvds_info(struct radeon_encoder *encoder);
1321 serge 601
extern bool radeon_atombios_get_tmds_info(struct radeon_encoder *encoder,
1179 serge 602
				   struct radeon_encoder_int_tmds *tmds);
1321 serge 603
extern bool radeon_legacy_get_tmds_info_from_combios(struct radeon_encoder *encoder,
1179 serge 604
					   struct radeon_encoder_int_tmds *tmds);
1321 serge 605
extern bool radeon_legacy_get_tmds_info_from_table(struct radeon_encoder *encoder,
1179 serge 606
					    struct radeon_encoder_int_tmds *tmds);
1321 serge 607
extern bool radeon_legacy_get_ext_tmds_info_from_combios(struct radeon_encoder *encoder,
608
							 struct radeon_encoder_ext_tmds *tmds);
609
extern bool radeon_legacy_get_ext_tmds_info_from_table(struct radeon_encoder *encoder,
610
						       struct radeon_encoder_ext_tmds *tmds);
1117 serge 611
extern struct radeon_encoder_primary_dac *
612
radeon_atombios_get_primary_dac_info(struct radeon_encoder *encoder);
613
extern struct radeon_encoder_tv_dac *
614
radeon_atombios_get_tv_dac_info(struct radeon_encoder *encoder);
615
extern struct radeon_encoder_lvds *
616
radeon_combios_get_lvds_info(struct radeon_encoder *encoder);
617
extern void radeon_combios_get_ext_tmds_info(struct radeon_encoder *encoder);
618
extern struct radeon_encoder_tv_dac *
619
radeon_combios_get_tv_dac_info(struct radeon_encoder *encoder);
620
extern struct radeon_encoder_primary_dac *
621
radeon_combios_get_primary_dac_info(struct radeon_encoder *encoder);
1321 serge 622
extern bool radeon_combios_external_tmds_setup(struct drm_encoder *encoder);
623
extern void radeon_external_tmds_setup(struct drm_encoder *encoder);
1117 serge 624
extern void radeon_combios_output_lock(struct drm_encoder *encoder, bool lock);
625
extern void radeon_combios_initialize_bios_scratch_regs(struct drm_device *dev);
626
extern void radeon_atom_output_lock(struct drm_encoder *encoder, bool lock);
627
extern void radeon_atom_initialize_bios_scratch_regs(struct drm_device *dev);
1179 serge 628
extern void radeon_save_bios_scratch_regs(struct radeon_device *rdev);
629
extern void radeon_restore_bios_scratch_regs(struct radeon_device *rdev);
1117 serge 630
extern void
631
radeon_atombios_encoder_crtc_scratch_regs(struct drm_encoder *encoder, int crtc);
632
extern void
633
radeon_atombios_encoder_dpms_scratch_regs(struct drm_encoder *encoder, bool on);
634
extern void
635
radeon_combios_encoder_crtc_scratch_regs(struct drm_encoder *encoder, int crtc);
636
extern void
637
radeon_combios_encoder_dpms_scratch_regs(struct drm_encoder *encoder, bool on);
638
extern void radeon_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
639
				     u16 blue, int regno);
1221 serge 640
extern void radeon_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
641
				     u16 *blue, int regno);
1963 serge 642
void radeon_framebuffer_init(struct drm_device *dev,
643
			     struct radeon_framebuffer *rfb,
1117 serge 644
						  struct drm_mode_fb_cmd *mode_cmd,
645
						  struct drm_gem_object *obj);
646
 
647
int radeonfb_remove(struct drm_device *dev, struct drm_framebuffer *fb);
648
bool radeon_get_legacy_connector_info_from_bios(struct drm_device *dev);
649
bool radeon_get_legacy_connector_info_from_table(struct drm_device *dev);
650
void radeon_atombios_init_crtc(struct drm_device *dev,
651
			       struct radeon_crtc *radeon_crtc);
652
void radeon_legacy_init_crtc(struct drm_device *dev,
653
			     struct radeon_crtc *radeon_crtc);
654
 
655
void radeon_get_clock_info(struct drm_device *dev);
656
 
657
extern bool radeon_get_atom_connector_info_from_object_table(struct drm_device *dev);
658
extern bool radeon_get_atom_connector_info_from_supported_devices_table(struct drm_device *dev);
659
 
660
void radeon_enc_destroy(struct drm_encoder *encoder);
661
void radeon_copy_fb(struct drm_device *dev, struct drm_gem_object *dst_obj);
662
void radeon_combios_asic_init(struct drm_device *dev);
1179 serge 663
bool radeon_crtc_scaling_mode_fixup(struct drm_crtc *crtc,
664
					struct drm_display_mode *mode,
665
					struct drm_display_mode *adjusted_mode);
1963 serge 666
void radeon_panel_mode_fixup(struct drm_encoder *encoder,
667
			     struct drm_display_mode *adjusted_mode);
1179 serge 668
void atom_rv515_force_tv_scaler(struct radeon_device *rdev, struct radeon_crtc *radeon_crtc);
1123 serge 669
 
1179 serge 670
/* legacy tv */
671
void radeon_legacy_tv_adjust_crtc_reg(struct drm_encoder *encoder,
672
				      uint32_t *h_total_disp, uint32_t *h_sync_strt_wid,
673
				      uint32_t *v_total_disp, uint32_t *v_sync_strt_wid);
674
void radeon_legacy_tv_adjust_pll1(struct drm_encoder *encoder,
675
				  uint32_t *htotal_cntl, uint32_t *ppll_ref_div,
676
				  uint32_t *ppll_div_3, uint32_t *pixclks_cntl);
677
void radeon_legacy_tv_adjust_pll2(struct drm_encoder *encoder,
678
				  uint32_t *htotal2_cntl, uint32_t *p2pll_ref_div,
679
				  uint32_t *p2pll_div_0, uint32_t *pixclks_cntl);
680
void radeon_legacy_tv_mode_set(struct drm_encoder *encoder,
681
			       struct drm_display_mode *mode,
682
			       struct drm_display_mode *adjusted_mode);
1963 serge 683
 
684
/* fbdev layer */
685
int radeon_fbdev_init(struct radeon_device *rdev);
686
void radeon_fbdev_fini(struct radeon_device *rdev);
687
void radeon_fbdev_set_suspend(struct radeon_device *rdev, int state);
688
int radeon_fbdev_total_size(struct radeon_device *rdev);
689
bool radeon_fbdev_robj_is_fb(struct radeon_device *rdev, struct radeon_bo *robj);
690
 
691
void radeon_fb_output_poll_changed(struct radeon_device *rdev);
692
 
693
void radeon_crtc_handle_flip(struct radeon_device *rdev, int crtc_id);
694
 
695
int radeon_align_pitch(struct radeon_device *rdev, int width, int bpp, bool tiled);
1117 serge 696
#endif