Subversion Repositories Kolibri OS

Rev

Rev 1179 | Rev 1268 | Go to most recent revision | Details | Compare with Previous | Last modification | View Log | RSS feed

Rev Author Line No. Line
1179 serge 1
/*
2
 * Copyright 2008 Advanced Micro Devices, Inc.
3
 * Copyright 2008 Red Hat Inc.
4
 * Copyright 2009 Jerome Glisse.
5
 *
6
 * Permission is hereby granted, free of charge, to any person obtaining a
7
 * copy of this software and associated documentation files (the "Software"),
8
 * to deal in the Software without restriction, including without limitation
9
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10
 * and/or sell copies of the Software, and to permit persons to whom the
11
 * Software is furnished to do so, subject to the following conditions:
12
 *
13
 * The above copyright notice and this permission notice shall be included in
14
 * all copies or substantial portions of the Software.
15
 *
16
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
19
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22
 * OTHER DEALINGS IN THE SOFTWARE.
23
 *
24
 * Authors: Dave Airlie
25
 *          Alex Deucher
26
 *          Jerome Glisse
27
 */
28
#include 
29
#include "drmP.h"
30
#include "radeon_reg.h"
31
#include "radeon.h"
32
#include "atom.h"
33
#include "r420d.h"
34
 
35
int r420_mc_init(struct radeon_device *rdev)
36
{
37
	int r;
38
 
39
	/* Setup GPU memory space */
40
	rdev->mc.vram_location = 0xFFFFFFFFUL;
41
	rdev->mc.gtt_location = 0xFFFFFFFFUL;
1221 serge 42
	if (rdev->flags & RADEON_IS_AGP) {
43
		r = radeon_agp_init(rdev);
44
		if (r) {
45
			printk(KERN_WARNING "[drm] Disabling AGP\n");
46
			rdev->flags &= ~RADEON_IS_AGP;
47
			rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024;
48
		} else {
49
			rdev->mc.gtt_location = rdev->mc.agp_base;
50
		}
51
	}
1179 serge 52
	r = radeon_mc_setup(rdev);
53
	if (r) {
54
		return r;
55
	}
56
	return 0;
57
}
58
 
59
void r420_pipes_init(struct radeon_device *rdev)
60
{
61
	unsigned tmp;
62
	unsigned gb_pipe_select;
63
	unsigned num_pipes;
64
 
65
	/* GA_ENHANCE workaround TCL deadlock issue */
66
	WREG32(0x4274, (1 << 0) | (1 << 1) | (1 << 2) | (1 << 3));
67
	/* add idle wait as per freedesktop.org bug 24041 */
68
	if (r100_gui_wait_for_idle(rdev)) {
69
		printk(KERN_WARNING "Failed to wait GUI idle while "
70
		       "programming pipes. Bad things might happen.\n");
71
	}
72
	/* get max number of pipes */
73
	gb_pipe_select = RREG32(0x402C);
74
	num_pipes = ((gb_pipe_select >> 12) & 3) + 1;
75
	rdev->num_gb_pipes = num_pipes;
76
	tmp = 0;
77
	switch (num_pipes) {
78
	default:
79
		/* force to 1 pipe */
80
		num_pipes = 1;
81
	case 1:
82
		tmp = (0 << 1);
83
		break;
84
	case 2:
85
		tmp = (3 << 1);
86
		break;
87
	case 3:
88
		tmp = (6 << 1);
89
		break;
90
	case 4:
91
		tmp = (7 << 1);
92
		break;
93
	}
94
	WREG32(0x42C8, (1 << num_pipes) - 1);
95
	/* Sub pixel 1/12 so we can have 4K rendering according to doc */
96
	tmp |= (1 << 4) | (1 << 0);
97
	WREG32(0x4018, tmp);
98
	if (r100_gui_wait_for_idle(rdev)) {
99
		printk(KERN_WARNING "Failed to wait GUI idle while "
100
		       "programming pipes. Bad things might happen.\n");
101
	}
102
 
103
	tmp = RREG32(0x170C);
104
	WREG32(0x170C, tmp | (1 << 31));
105
 
106
	WREG32(R300_RB2D_DSTCACHE_MODE,
107
	       RREG32(R300_RB2D_DSTCACHE_MODE) |
108
	       R300_DC_AUTOFLUSH_ENABLE |
109
	       R300_DC_DC_DISABLE_IGNORE_PE);
110
 
111
	if (r100_gui_wait_for_idle(rdev)) {
112
		printk(KERN_WARNING "Failed to wait GUI idle while "
113
		       "programming pipes. Bad things might happen.\n");
114
	}
115
 
116
	if (rdev->family == CHIP_RV530) {
117
		tmp = RREG32(RV530_GB_PIPE_SELECT2);
118
		if ((tmp & 3) == 3)
119
			rdev->num_z_pipes = 2;
120
		else
121
			rdev->num_z_pipes = 1;
122
	} else
123
		rdev->num_z_pipes = 1;
124
 
125
	DRM_INFO("radeon: %d quad pipes, %d z pipes initialized.\n",
126
		 rdev->num_gb_pipes, rdev->num_z_pipes);
127
}
128
 
129
u32 r420_mc_rreg(struct radeon_device *rdev, u32 reg)
130
{
131
	u32 r;
132
 
133
	WREG32(R_0001F8_MC_IND_INDEX, S_0001F8_MC_IND_ADDR(reg));
134
	r = RREG32(R_0001FC_MC_IND_DATA);
135
	return r;
136
}
137
 
138
void r420_mc_wreg(struct radeon_device *rdev, u32 reg, u32 v)
139
{
140
	WREG32(R_0001F8_MC_IND_INDEX, S_0001F8_MC_IND_ADDR(reg) |
141
		S_0001F8_MC_IND_WR_EN(1));
142
	WREG32(R_0001FC_MC_IND_DATA, v);
143
}
144
 
145
static void r420_debugfs(struct radeon_device *rdev)
146
{
147
	if (r100_debugfs_rbbm_init(rdev)) {
148
		DRM_ERROR("Failed to register debugfs file for RBBM !\n");
149
	}
150
	if (r420_debugfs_pipes_info_init(rdev)) {
151
		DRM_ERROR("Failed to register debugfs file for pipes !\n");
152
	}
153
}
154
 
155
static void r420_clock_resume(struct radeon_device *rdev)
156
{
157
	u32 sclk_cntl;
1221 serge 158
 
159
	if (radeon_dynclks != -1 && radeon_dynclks)
160
		radeon_atom_set_clock_gating(rdev, 1);
1179 serge 161
	sclk_cntl = RREG32_PLL(R_00000D_SCLK_CNTL);
162
	sclk_cntl |= S_00000D_FORCE_CP(1) | S_00000D_FORCE_VIP(1);
163
	if (rdev->family == CHIP_R420)
164
		sclk_cntl |= S_00000D_FORCE_PX(1) | S_00000D_FORCE_TX(1);
165
	WREG32_PLL(R_00000D_SCLK_CNTL, sclk_cntl);
166
}
167
 
168
static int r420_startup(struct radeon_device *rdev)
169
{
170
	int r;
171
 
172
	r300_mc_program(rdev);
1221 serge 173
	/* Resume clock */
174
	r420_clock_resume(rdev);
1179 serge 175
	/* Initialize GART (initialize after TTM so we can allocate
176
	 * memory through TTM but finalize after TTM) */
177
	if (rdev->flags & RADEON_IS_PCIE) {
178
		r = rv370_pcie_gart_enable(rdev);
179
		if (r)
180
			return r;
181
	}
182
	if (rdev->flags & RADEON_IS_PCI) {
183
		r = r100_pci_gart_enable(rdev);
184
		if (r)
185
			return r;
186
	}
187
	r420_pipes_init(rdev);
188
	/* Enable IRQ */
189
//	rdev->irq.sw_int = true;
190
//	r100_irq_set(rdev);
191
	/* 1M ring buffer */
1221 serge 192
//	r = r100_cp_init(rdev, 1024 * 1024);
193
//	if (r) {
194
//		dev_err(rdev->dev, "failled initializing CP (%d).\n", r);
195
//		return r;
196
//	}
1179 serge 197
//	r = r100_wb_init(rdev);
198
//	if (r) {
199
//		dev_err(rdev->dev, "failled initializing WB (%d).\n", r);
200
//	}
201
//	r = r100_ib_init(rdev);
202
//	if (r) {
203
//		dev_err(rdev->dev, "failled initializing IB (%d).\n", r);
204
//		return r;
205
//	}
206
	return 0;
207
}
208
 
209
int r420_resume(struct radeon_device *rdev)
210
{
211
	/* Make sur GART are not working */
212
	if (rdev->flags & RADEON_IS_PCIE)
213
		rv370_pcie_gart_disable(rdev);
214
	if (rdev->flags & RADEON_IS_PCI)
215
		r100_pci_gart_disable(rdev);
216
	/* Resume clock before doing reset */
217
	r420_clock_resume(rdev);
218
	/* Reset gpu before posting otherwise ATOM will enter infinite loop */
219
	if (radeon_gpu_reset(rdev)) {
220
		dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
221
			RREG32(R_000E40_RBBM_STATUS),
222
			RREG32(R_0007C0_CP_STAT));
223
	}
224
	/* check if cards are posted or not */
225
	if (rdev->is_atom_bios) {
226
		atom_asic_init(rdev->mode_info.atom_context);
227
	} else {
228
		radeon_combios_asic_init(rdev->ddev);
229
	}
230
	/* Resume clock after posting */
231
	r420_clock_resume(rdev);
232
 
233
	return r420_startup(rdev);
234
}
235
 
236
 
237
 
238
int r420_init(struct radeon_device *rdev)
239
{
240
	int r;
241
 
242
	/* Initialize scratch registers */
243
	radeon_scratch_init(rdev);
244
	/* Initialize surface registers */
245
	radeon_surface_init(rdev);
246
	/* TODO: disable VGA need to use VGA request */
247
	/* BIOS*/
248
	if (!radeon_get_bios(rdev)) {
249
		if (ASIC_IS_AVIVO(rdev))
250
			return -EINVAL;
251
	}
252
	if (rdev->is_atom_bios) {
253
		r = radeon_atombios_init(rdev);
254
		if (r) {
255
			return r;
256
		}
257
	} else {
258
		r = radeon_combios_init(rdev);
259
		if (r) {
260
			return r;
261
		}
262
	}
263
	/* Reset gpu before posting otherwise ATOM will enter infinite loop */
264
	if (radeon_gpu_reset(rdev)) {
265
		dev_warn(rdev->dev,
266
			"GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
267
			RREG32(R_000E40_RBBM_STATUS),
268
			RREG32(R_0007C0_CP_STAT));
269
	}
270
	/* check if cards are posted or not */
271
	if (!radeon_card_posted(rdev) && rdev->bios) {
272
		DRM_INFO("GPU not posted. posting now...\n");
273
		if (rdev->is_atom_bios) {
274
			atom_asic_init(rdev->mode_info.atom_context);
275
		} else {
276
			radeon_combios_asic_init(rdev->ddev);
277
		}
278
	}
279
	/* Initialize clocks */
280
	radeon_get_clock_info(rdev->ddev);
281
	/* Get vram informations */
282
	r300_vram_info(rdev);
283
	/* Initialize memory controller (also test AGP) */
284
	r = r420_mc_init(rdev);
285
	if (r) {
286
		return r;
287
	}
288
	r420_debugfs(rdev);
289
	/* Fence driver */
290
//	r = radeon_fence_driver_init(rdev);
291
//	if (r) {
292
//		return r;
293
//	}
294
//	r = radeon_irq_kms_init(rdev);
295
//	if (r) {
296
//		return r;
297
//	}
298
	/* Memory manager */
299
	r = radeon_object_init(rdev);
300
	if (r) {
301
		return r;
302
	}
303
	if (rdev->flags & RADEON_IS_PCIE) {
304
		r = rv370_pcie_gart_init(rdev);
305
		if (r)
306
			return r;
307
	}
308
	if (rdev->flags & RADEON_IS_PCI) {
309
		r = r100_pci_gart_init(rdev);
310
		if (r)
311
			return r;
312
	}
313
	r300_set_reg_safe(rdev);
314
	rdev->accel_working = true;
315
	r = r420_startup(rdev);
316
	if (r) {
317
		/* Somethings want wront with the accel init stop accel */
318
		dev_err(rdev->dev, "Disabling GPU acceleration\n");
1221 serge 319
//       r420_suspend(rdev);
1179 serge 320
//		r100_cp_fini(rdev);
321
//		r100_wb_fini(rdev);
322
//		r100_ib_fini(rdev);
323
		if (rdev->flags & RADEON_IS_PCIE)
324
			rv370_pcie_gart_fini(rdev);
325
		if (rdev->flags & RADEON_IS_PCI)
326
			r100_pci_gart_fini(rdev);
327
//		radeon_agp_fini(rdev);
328
//		radeon_irq_kms_fini(rdev);
329
		rdev->accel_working = false;
330
	}
331
	return 0;
332
}
333
 
334
/*
335
 * Debugfs info
336
 */
337
#if defined(CONFIG_DEBUG_FS)
338
static int r420_debugfs_pipes_info(struct seq_file *m, void *data)
339
{
340
	struct drm_info_node *node = (struct drm_info_node *) m->private;
341
	struct drm_device *dev = node->minor->dev;
342
	struct radeon_device *rdev = dev->dev_private;
343
	uint32_t tmp;
344
 
345
	tmp = RREG32(R400_GB_PIPE_SELECT);
346
	seq_printf(m, "GB_PIPE_SELECT 0x%08x\n", tmp);
347
	tmp = RREG32(R300_GB_TILE_CONFIG);
348
	seq_printf(m, "GB_TILE_CONFIG 0x%08x\n", tmp);
349
	tmp = RREG32(R300_DST_PIPE_CONFIG);
350
	seq_printf(m, "DST_PIPE_CONFIG 0x%08x\n", tmp);
351
	return 0;
352
}
353
 
354
static struct drm_info_list r420_pipes_info_list[] = {
355
	{"r420_pipes_info", r420_debugfs_pipes_info, 0, NULL},
356
};
357
#endif
358
 
359
int r420_debugfs_pipes_info_init(struct radeon_device *rdev)
360
{
361
#if defined(CONFIG_DEBUG_FS)
362
	return radeon_debugfs_add_files(rdev, r420_pipes_info_list, 1);
363
#else
364
	return 0;
365
#endif
366
}