Subversion Repositories Kolibri OS

Rev

Rev 1028 | Go to most recent revision | Details | Compare with Previous | Last modification | View Log | RSS feed

Rev Author Line No. Line
981 serge 1
 
1692 serge 2
981 serge 3
 
1692 serge 4
#define FALSE  0
5
6
 
981 serge 7
typedef struct
8
{
9
     u16_t device;
10
     u16_t ChipSet;
11
}PciChipset_t;
12
#pragma pack(pop)
13
14
 
15
16
 
17
 
18
/*
19
 * Under PCI, each device has 256 bytes of configuration address space,
20
 * of which the first 64 bytes are standardized as follows:
21
 */
22
#define PCI_VENDOR_ID                0x00    /* 16 bits */
23
#define PCI_DEVICE_ID                0x02    /* 16 bits */
24
#define PCI_COMMAND                  0x04    /* 16 bits */
25
#define  PCI_COMMAND_IO              0x01    /* Enable response in I/O space */
26
#define  PCI_COMMAND_MEMORY          0x02    /* Enable response in Memory space */
27
#define  PCI_COMMAND_MASTER          0x04    /* Enable bus mastering */
28
#define  PCI_COMMAND_SPECIAL         0x08    /* Enable response to special cycles */
29
#define  PCI_COMMAND_INVALIDATE      0x10    /* Use memory write and invalidate */
30
#define  PCI_COMMAND_VGA_PALETTE     0x20    /* Enable palette snooping */
31
#define  PCI_COMMAND_PARITY          0x40    /* Enable parity checking */
32
#define  PCI_COMMAND_WAIT            0x80    /* Enable address/data stepping */
33
#define  PCI_COMMAND_SERR           0x100    /* Enable SERR */
34
#define  PCI_COMMAND_FAST_BACK      0x200    /* Enable back-to-back writes */
35
#define  PCI_COMMAND_INTX_DISABLE   0x400    /* INTx Emulation Disable */
36
37
 
38
#define  PCI_STATUS_CAP_LIST        0x10    /* Support Capability List */
39
#define  PCI_STATUS_66MHZ           0x20    /* Support 66 Mhz PCI 2.1 bus */
40
#define  PCI_STATUS_UDF             0x40    /* Support User Definable Features [obsolete] */
41
#define  PCI_STATUS_FAST_BACK       0x80    /* Accept fast-back to back */
42
#define  PCI_STATUS_PARITY          0x100   /* Detected parity error */
43
#define  PCI_STATUS_DEVSEL_MASK     0x600   /* DEVSEL timing */
44
#define  PCI_STATUS_DEVSEL_FAST		0x000
45
#define  PCI_STATUS_DEVSEL_MEDIUM	0x200
46
#define  PCI_STATUS_DEVSEL_SLOW		0x400
47
#define  PCI_STATUS_SIG_TARGET_ABORT	0x800 /* Set on target abort */
48
#define  PCI_STATUS_REC_TARGET_ABORT	0x1000 /* Master ack of " */
49
#define  PCI_STATUS_REC_MASTER_ABORT	0x2000 /* Set on master abort */
50
#define  PCI_STATUS_SIG_SYSTEM_ERROR	0x4000 /* Set when we drive SERR */
51
#define  PCI_STATUS_DETECTED_PARITY	0x8000 /* Set on parity error */
52
53
 
54
#define PCI_REVISION_ID		0x08	/* Revision ID */
55
#define PCI_CLASS_PROG		0x09	/* Reg. Level Programming Interface */
56
#define PCI_CLASS_DEVICE	0x0a	/* Device class */
57
58
 
59
#define PCI_LATENCY_TIMER	0x0d	/* 8 bits */
60
#define PCI_HEADER_TYPE		0x0e	/* 8 bits */
61
#define  PCI_HEADER_TYPE_NORMAL		0
62
#define  PCI_HEADER_TYPE_BRIDGE		1
63
#define  PCI_HEADER_TYPE_CARDBUS	2
64
65
 
66
#define  PCI_BIST_CODE_MASK	0x0f	/* Return result */
67
#define  PCI_BIST_START		0x40	/* 1 to start BIST, 2 secs or less */
68
#define  PCI_BIST_CAPABLE	0x80	/* 1 if BIST capable */
69
70
 
71
#define PCI_CB_CAPABILITY_LIST  0x14
72
/* Capability lists */
73
74
 
75
#define  PCI_CAP_ID_PM		0x01	/* Power Management */
76
#define  PCI_CAP_ID_AGP		0x02	/* Accelerated Graphics Port */
77
#define  PCI_CAP_ID_VPD		0x03	/* Vital Product Data */
78
#define  PCI_CAP_ID_SLOTID	0x04	/* Slot Identification */
79
#define  PCI_CAP_ID_MSI		0x05	/* Message Signalled Interrupts */
80
#define  PCI_CAP_ID_CHSWP	0x06	/* CompactPCI HotSwap */
81
#define  PCI_CAP_ID_PCIX	0x07	/* PCI-X */
82
#define  PCI_CAP_ID_HT		0x08	/* HyperTransport */
83
#define  PCI_CAP_ID_VNDR	0x09	/* Vendor specific capability */
84
#define  PCI_CAP_ID_SHPC 	0x0C	/* PCI Standard Hot-Plug Controller */
85
#define  PCI_CAP_ID_EXP 	0x10	/* PCI Express */
86
#define  PCI_CAP_ID_MSIX	0x11	/* MSI-X */
87
#define PCI_CAP_LIST_NEXT   1       /* Next capability in the list */
88
#define PCI_CAP_FLAGS       2       /* Capability defined flags (16 bits) */
89
#define PCI_CAP_SIZEOF		4
90
91
 
92
 
93
94
 
95
#define PCI_AGP_RFU              3   /* Rest of capability flags */
96
#define PCI_AGP_STATUS           4   /* Status register */
97
#define  PCI_AGP_STATUS_RQ_MASK	0xff000000	/* Maximum number of requests - 1 */
98
#define  PCI_AGP_STATUS_SBA     0x0200   /* Sideband addressing supported */
99
#define  PCI_AGP_STATUS_64BIT   0x0020   /* 64-bit addressing supported */
100
#define  PCI_AGP_STATUS_FW      0x0010   /* FW transfers supported */
101
#define  PCI_AGP_STATUS_RATE4   0x0004   /* 4x transfer rate supported */
102
#define  PCI_AGP_STATUS_RATE2   0x0002   /* 2x transfer rate supported */
103
#define  PCI_AGP_STATUS_RATE1   0x0001   /* 1x transfer rate supported */
104
#define PCI_AGP_COMMAND              8   /* Control register */
105
#define  PCI_AGP_COMMAND_RQ_MASK 0xff000000  /* Master: Maximum number of requests */
106
#define  PCI_AGP_COMMAND_SBA	0x0200	/* Sideband addressing enabled */
107
#define  PCI_AGP_COMMAND_AGP	0x0100	/* Allow processing of AGP transactions */
108
#define  PCI_AGP_COMMAND_64BIT	0x0020 	/* Allow processing of 64-bit addresses */
109
#define  PCI_AGP_COMMAND_FW     0x0010  /* Force FW transfers */
110
#define  PCI_AGP_COMMAND_RATE4	0x0004	/* Use 4x rate */
111
#define  PCI_AGP_COMMAND_RATE2	0x0002	/* Use 2x rate */
112
#define  PCI_AGP_COMMAND_RATE1	0x0001	/* Use 1x rate */
113
#define PCI_AGP_SIZEOF		12
114
115
 
116
 
117
#define PCI_MAP_REG_END               0x28
118
#define PCI_MAP_ROM_REG               0x30
119
120
 
121
#define PCI_MAP_IO                    0x00000001
122
123
 
124
#define PCI_MAP_IO_TYPE               0x00000003
125
126
 
127
#define PCI_MAP_MEMORY_TYPE_32BIT_1M	0x00000002
128
#define PCI_MAP_MEMORY_TYPE_64BIT     0x00000004
129
#define PCI_MAP_MEMORY_TYPE_MASK      0x00000006
130
#define PCI_MAP_MEMORY_CACHABLE       0x00000008
131
#define PCI_MAP_MEMORY_ATTR_MASK      0x0000000e
132
#define PCI_MAP_MEMORY_ADDRESS_MASK   0xfffffff0
133
134
 
135
136
 
137
#define PCI_MAP_IS_MEM(b)	(!PCI_MAP_IS_IO(b))
138
139
 
140
	(((b) & PCI_MAP_MEMORY_TYPE_MASK) == PCI_MAP_MEMORY_TYPE_64BIT)
141
142
 
143
#define PCIGETMEMORY64HIGH(b)	(*((CARD32*)&b + 1))
144
#define PCIGETMEMORY64(b)	\
145
	(PCIGETMEMORY(b) | ((CARD64)PCIGETMEMORY64HIGH(b) << 32))
146
147
 
148
149
 
150
151
 
152
#define PCI_MAP_ROM_ADDRESS_MASK      0xfffff800
153
154
 
155
156
 
157
 
158
# define PCI_DOM_MASK 0x0ffu
159
#endif
160
#define PCI_DOMBUS_MASK (((PCI_DOM_MASK) << 8) | 0x0ffu)
161
162
 
163
			      (((d) & 0x00001fu) << 11) | \
164
			      (((f) & 0x000007u) << 8))
165
166
 
167
#define PCI_DEV_FROM_TAG(tag)  (((tag) & 0x0000f800u) >> 11)
168
#define PCI_FUNC_FROM_TAG(tag) (((tag) & 0x00000700u) >> 8)
169
#define PCI_DFN_FROM_TAG(tag)  (((tag) & 0x0000ff00u) >> 8)
170
171
 
172
 
173
174
 
175
pciTag(int busnum, int devnum, int funcnum)
176
{
177
	return(PCI_MAKE_TAG(busnum,devnum,funcnum));
178
}
179
180
 
181
u32_t pciGetBaseSize(int bus, int devfn, int index, Bool destructive, Bool *min);
182
183
 
184
185
 
186