Subversion Repositories Kolibri OS

Rev

Rev 6937 | Blame | Compare with Previous | Last modification | View Log | Download | RSS feed

  1. /*
  2.  * Copyright © 2013 Intel Corporation
  3.  *
  4.  * Permission is hereby granted, free of charge, to any person obtaining a
  5.  * copy of this software and associated documentation files (the "Software"),
  6.  * to deal in the Software without restriction, including without limitation
  7.  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8.  * and/or sell copies of the Software, and to permit persons to whom the
  9.  * Software is furnished to do so, subject to the following conditions:
  10.  *
  11.  * The above copyright notice and this permission notice (including the next
  12.  * paragraph) shall be included in all copies or substantial portions of the
  13.  * Software.
  14.  *
  15.  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16.  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17.  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
  18.  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19.  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20.  * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21.  * IN THE SOFTWARE.
  22.  */
  23.  
  24. #include "i915_drv.h"
  25. #include "intel_drv.h"
  26. #include "i915_vgpu.h"
  27.  
  28. #include <linux/pm_runtime.h>
  29.  
  30. #define FORCEWAKE_ACK_TIMEOUT_MS 50
  31.  
  32. #define __raw_posting_read(dev_priv__, reg__) (void)__raw_i915_read32((dev_priv__), (reg__))
  33.  
  34. static const char * const forcewake_domain_names[] = {
  35.         "render",
  36.         "blitter",
  37.         "media",
  38. };
  39.  
  40. const char *
  41. intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id)
  42. {
  43.         BUILD_BUG_ON(ARRAY_SIZE(forcewake_domain_names) != FW_DOMAIN_ID_COUNT);
  44.  
  45.         if (id >= 0 && id < FW_DOMAIN_ID_COUNT)
  46.                 return forcewake_domain_names[id];
  47.  
  48.         WARN_ON(id);
  49.  
  50.         return "unknown";
  51. }
  52.  
  53. static inline void
  54. fw_domain_reset(const struct intel_uncore_forcewake_domain *d)
  55. {
  56.         WARN_ON(!i915_mmio_reg_valid(d->reg_set));
  57.         __raw_i915_write32(d->i915, d->reg_set, d->val_reset);
  58. }
  59.  
  60. static inline void
  61. fw_domain_arm_timer(struct intel_uncore_forcewake_domain *d)
  62. {
  63. //      __raw_i915_write32(dev_priv, FORCEWAKE, 0);
  64. //      /* something from same cacheline, but !FORCEWAKE */
  65. //      __raw_posting_read(dev_priv, ECOBUS);
  66. }
  67.  
  68. static inline void
  69. fw_domain_wait_ack_clear(const struct intel_uncore_forcewake_domain *d)
  70. {
  71.         if (wait_for_atomic((__raw_i915_read32(d->i915, d->reg_ack) &
  72.                              FORCEWAKE_KERNEL) == 0,
  73.                             FORCEWAKE_ACK_TIMEOUT_MS))
  74.                 DRM_ERROR("%s: timed out waiting for forcewake ack to clear.\n",
  75.                           intel_uncore_forcewake_domain_to_str(d->id));
  76. }
  77.  
  78. static inline void
  79. fw_domain_get(const struct intel_uncore_forcewake_domain *d)
  80. {
  81.         __raw_i915_write32(d->i915, d->reg_set, d->val_set);
  82. }
  83.  
  84. static inline void
  85. fw_domain_wait_ack(const struct intel_uncore_forcewake_domain *d)
  86. {
  87.         if (wait_for_atomic((__raw_i915_read32(d->i915, d->reg_ack) &
  88.                              FORCEWAKE_KERNEL),
  89.                             FORCEWAKE_ACK_TIMEOUT_MS))
  90.                 DRM_ERROR("%s: timed out waiting for forcewake ack request.\n",
  91.                           intel_uncore_forcewake_domain_to_str(d->id));
  92. }
  93.  
  94. static inline void
  95. fw_domain_put(const struct intel_uncore_forcewake_domain *d)
  96. {
  97.         __raw_i915_write32(d->i915, d->reg_set, d->val_clear);
  98. }
  99.  
  100. static inline void
  101. fw_domain_posting_read(const struct intel_uncore_forcewake_domain *d)
  102. {
  103.         /* something from same cacheline, but not from the set register */
  104.         if (i915_mmio_reg_valid(d->reg_post))
  105.                 __raw_posting_read(d->i915, d->reg_post);
  106. }
  107.  
  108. static void
  109. fw_domains_get(struct drm_i915_private *dev_priv, enum forcewake_domains fw_domains)
  110. {
  111.         struct intel_uncore_forcewake_domain *d;
  112.         enum forcewake_domain_id id;
  113.  
  114.         for_each_fw_domain_mask(d, fw_domains, dev_priv, id) {
  115.                 fw_domain_wait_ack_clear(d);
  116.                 fw_domain_get(d);
  117.                 fw_domain_wait_ack(d);
  118.         }
  119. }
  120.  
  121. static void
  122. fw_domains_put(struct drm_i915_private *dev_priv, enum forcewake_domains fw_domains)
  123. {
  124.         struct intel_uncore_forcewake_domain *d;
  125.         enum forcewake_domain_id id;
  126.  
  127.         for_each_fw_domain_mask(d, fw_domains, dev_priv, id) {
  128.                 fw_domain_put(d);
  129.                 fw_domain_posting_read(d);
  130.         }
  131. }
  132.  
  133. static void
  134. fw_domains_posting_read(struct drm_i915_private *dev_priv)
  135. {
  136.         struct intel_uncore_forcewake_domain *d;
  137.         enum forcewake_domain_id id;
  138.  
  139.         /* No need to do for all, just do for first found */
  140.         for_each_fw_domain(d, dev_priv, id) {
  141.                 fw_domain_posting_read(d);
  142.                 break;
  143.         }
  144. }
  145.  
  146. static void
  147. fw_domains_reset(struct drm_i915_private *dev_priv, enum forcewake_domains fw_domains)
  148. {
  149.         struct intel_uncore_forcewake_domain *d;
  150.         enum forcewake_domain_id id;
  151.  
  152.         if (dev_priv->uncore.fw_domains == 0)
  153.                 return;
  154.  
  155.         for_each_fw_domain_mask(d, fw_domains, dev_priv, id)
  156.                 fw_domain_reset(d);
  157.  
  158.         fw_domains_posting_read(dev_priv);
  159. }
  160.  
  161. static void __gen6_gt_wait_for_thread_c0(struct drm_i915_private *dev_priv)
  162. {
  163.         /* w/a for a sporadic read returning 0 by waiting for the GT
  164.          * thread to wake up.
  165.          */
  166.         if (wait_for_atomic_us((__raw_i915_read32(dev_priv, GEN6_GT_THREAD_STATUS_REG) &
  167.                                 GEN6_GT_THREAD_STATUS_CORE_MASK) == 0, 500))
  168.                 DRM_ERROR("GT thread status wait timed out\n");
  169. }
  170.  
  171. static void fw_domains_get_with_thread_status(struct drm_i915_private *dev_priv,
  172.                                               enum forcewake_domains fw_domains)
  173. {
  174.         fw_domains_get(dev_priv, fw_domains);
  175.  
  176.         /* WaRsForcewakeWaitTC0:snb,ivb,hsw,bdw,vlv */
  177.         __gen6_gt_wait_for_thread_c0(dev_priv);
  178. }
  179.  
  180. static void gen6_gt_check_fifodbg(struct drm_i915_private *dev_priv)
  181. {
  182.         u32 gtfifodbg;
  183.  
  184.         gtfifodbg = __raw_i915_read32(dev_priv, GTFIFODBG);
  185.         if (WARN(gtfifodbg, "GT wake FIFO error 0x%x\n", gtfifodbg))
  186.                 __raw_i915_write32(dev_priv, GTFIFODBG, gtfifodbg);
  187. }
  188.  
  189. static void fw_domains_put_with_fifo(struct drm_i915_private *dev_priv,
  190.                                      enum forcewake_domains fw_domains)
  191. {
  192.         fw_domains_put(dev_priv, fw_domains);
  193.         gen6_gt_check_fifodbg(dev_priv);
  194. }
  195.  
  196. static inline u32 fifo_free_entries(struct drm_i915_private *dev_priv)
  197. {
  198.         u32 count = __raw_i915_read32(dev_priv, GTFIFOCTL);
  199.  
  200.         return count & GT_FIFO_FREE_ENTRIES_MASK;
  201. }
  202.  
  203. static int __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv)
  204. {
  205.         int ret = 0;
  206.  
  207.         /* On VLV, FIFO will be shared by both SW and HW.
  208.          * So, we need to read the FREE_ENTRIES everytime */
  209.         if (IS_VALLEYVIEW(dev_priv->dev))
  210.                 dev_priv->uncore.fifo_count = fifo_free_entries(dev_priv);
  211.  
  212.         if (dev_priv->uncore.fifo_count < GT_FIFO_NUM_RESERVED_ENTRIES) {
  213.                 int loop = 500;
  214.                 u32 fifo = fifo_free_entries(dev_priv);
  215.  
  216.                 while (fifo <= GT_FIFO_NUM_RESERVED_ENTRIES && loop--) {
  217.                         udelay(10);
  218.                         fifo = fifo_free_entries(dev_priv);
  219.                 }
  220.                 if (WARN_ON(loop < 0 && fifo <= GT_FIFO_NUM_RESERVED_ENTRIES))
  221.                         ++ret;
  222.                 dev_priv->uncore.fifo_count = fifo;
  223.         }
  224.         dev_priv->uncore.fifo_count--;
  225.  
  226.         return ret;
  227. }
  228.  
  229. static void intel_uncore_fw_release_timer(unsigned long arg)
  230. {
  231.         struct intel_uncore_forcewake_domain *domain = (void *)arg;
  232.         unsigned long irqflags;
  233.  
  234.         assert_rpm_device_not_suspended(domain->i915);
  235.  
  236.         spin_lock_irqsave(&domain->i915->uncore.lock, irqflags);
  237.         if (WARN_ON(domain->wake_count == 0))
  238.                 domain->wake_count++;
  239.  
  240.         if (--domain->wake_count == 0)
  241.                 domain->i915->uncore.funcs.force_wake_put(domain->i915,
  242.                                                           1 << domain->id);
  243.  
  244.         spin_unlock_irqrestore(&domain->i915->uncore.lock, irqflags);
  245. }
  246.  
  247. void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore)
  248. {
  249.         struct drm_i915_private *dev_priv = dev->dev_private;
  250.         unsigned long irqflags;
  251.         struct intel_uncore_forcewake_domain *domain;
  252.         int retry_count = 100;
  253.         enum forcewake_domain_id id;
  254.         enum forcewake_domains fw = 0, active_domains;
  255.  
  256.         /* Hold uncore.lock across reset to prevent any register access
  257.          * with forcewake not set correctly. Wait until all pending
  258.          * timers are run before holding.
  259.          */
  260.         while (1) {
  261.                 active_domains = 0;
  262.  
  263.                 for_each_fw_domain(domain, dev_priv, id) {
  264.                         if (del_timer_sync(&domain->timer) == 0)
  265.                                 continue;
  266.  
  267.                         intel_uncore_fw_release_timer((unsigned long)domain);
  268.                 }
  269.  
  270.                 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
  271.  
  272.                 for_each_fw_domain(domain, dev_priv, id) {
  273. //           if (timer_pending(&domain->timer))
  274. //                              active_domains |= (1 << id);
  275.         }
  276.  
  277.                 if (active_domains == 0)
  278.                         break;
  279.  
  280.                 if (--retry_count == 0) {
  281.                         DRM_ERROR("Timed out waiting for forcewake timers to finish\n");
  282.                         break;
  283.                 }
  284.  
  285.                 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
  286.         change_task();
  287.         }
  288.  
  289.         WARN_ON(active_domains);
  290.  
  291.         for_each_fw_domain(domain, dev_priv, id)
  292.                 if (domain->wake_count)
  293.                         fw |= 1 << id;
  294.  
  295.         if (fw)
  296.                 dev_priv->uncore.funcs.force_wake_put(dev_priv, fw);
  297.  
  298.         fw_domains_reset(dev_priv, FORCEWAKE_ALL);
  299.  
  300.         if (restore) { /* If reset with a user forcewake, try to restore */
  301.                 if (fw)
  302.                         dev_priv->uncore.funcs.force_wake_get(dev_priv, fw);
  303.  
  304.                 if (IS_GEN6(dev) || IS_GEN7(dev))
  305.                         dev_priv->uncore.fifo_count =
  306.                                 fifo_free_entries(dev_priv);
  307.         }
  308.  
  309.         if (!restore)
  310.                 assert_forcewakes_inactive(dev_priv);
  311.  
  312.         spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
  313. }
  314.  
  315. static void intel_uncore_ellc_detect(struct drm_device *dev)
  316. {
  317.         struct drm_i915_private *dev_priv = dev->dev_private;
  318.  
  319.         if ((IS_HASWELL(dev) || IS_BROADWELL(dev) ||
  320.              INTEL_INFO(dev)->gen >= 9) &&
  321.             (__raw_i915_read32(dev_priv, HSW_EDRAM_PRESENT) & EDRAM_ENABLED)) {
  322.                 /* The docs do not explain exactly how the calculation can be
  323.                  * made. It is somewhat guessable, but for now, it's always
  324.                  * 128MB.
  325.                  * NB: We can't write IDICR yet because we do not have gt funcs
  326.                  * set up */
  327.                 dev_priv->ellc_size = 128;
  328.                 DRM_INFO("Found %zuMB of eLLC\n", dev_priv->ellc_size);
  329.         }
  330. }
  331.  
  332. static bool
  333. fpga_check_for_unclaimed_mmio(struct drm_i915_private *dev_priv)
  334. {
  335.         u32 dbg;
  336.  
  337.         dbg = __raw_i915_read32(dev_priv, FPGA_DBG);
  338.         if (likely(!(dbg & FPGA_DBG_RM_NOCLAIM)))
  339.                 return false;
  340.  
  341.         __raw_i915_write32(dev_priv, FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
  342.  
  343.         return true;
  344. }
  345.  
  346. static bool
  347. vlv_check_for_unclaimed_mmio(struct drm_i915_private *dev_priv)
  348. {
  349.         u32 cer;
  350.  
  351.         cer = __raw_i915_read32(dev_priv, CLAIM_ER);
  352.         if (likely(!(cer & (CLAIM_ER_OVERFLOW | CLAIM_ER_CTR_MASK))))
  353.                 return false;
  354.  
  355.         __raw_i915_write32(dev_priv, CLAIM_ER, CLAIM_ER_CLR);
  356.  
  357.         return true;
  358. }
  359.  
  360. static bool
  361. check_for_unclaimed_mmio(struct drm_i915_private *dev_priv)
  362. {
  363.         if (HAS_FPGA_DBG_UNCLAIMED(dev_priv))
  364.                 return fpga_check_for_unclaimed_mmio(dev_priv);
  365.  
  366.         if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
  367.                 return vlv_check_for_unclaimed_mmio(dev_priv);
  368.  
  369.         return false;
  370. }
  371.  
  372. static void __intel_uncore_early_sanitize(struct drm_device *dev,
  373.                                           bool restore_forcewake)
  374. {
  375.         struct drm_i915_private *dev_priv = dev->dev_private;
  376.  
  377.         /* clear out unclaimed reg detection bit */
  378.         if (check_for_unclaimed_mmio(dev_priv))
  379.                 DRM_DEBUG("unclaimed mmio detected on uncore init, clearing\n");
  380.  
  381.         /* clear out old GT FIFO errors */
  382.         if (IS_GEN6(dev) || IS_GEN7(dev))
  383.                 __raw_i915_write32(dev_priv, GTFIFODBG,
  384.                                    __raw_i915_read32(dev_priv, GTFIFODBG));
  385.  
  386.         /* WaDisableShadowRegForCpd:chv */
  387.         if (IS_CHERRYVIEW(dev)) {
  388.                 __raw_i915_write32(dev_priv, GTFIFOCTL,
  389.                                    __raw_i915_read32(dev_priv, GTFIFOCTL) |
  390.                                    GT_FIFO_CTL_BLOCK_ALL_POLICY_STALL |
  391.                                    GT_FIFO_CTL_RC6_POLICY_STALL);
  392.         }
  393.  
  394.         intel_uncore_forcewake_reset(dev, restore_forcewake);
  395. }
  396.  
  397. void intel_uncore_early_sanitize(struct drm_device *dev, bool restore_forcewake)
  398. {
  399.         __intel_uncore_early_sanitize(dev, restore_forcewake);
  400.         i915_check_and_clear_faults(dev);
  401. }
  402.  
  403. void intel_uncore_sanitize(struct drm_device *dev)
  404. {
  405.         i915.enable_rc6 = sanitize_rc6_option(dev, i915.enable_rc6);
  406.  
  407.         /* BIOS often leaves RC6 enabled, but disable it for hw init */
  408.         intel_disable_gt_powersave(dev);
  409. }
  410.  
  411. static void __intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
  412.                                          enum forcewake_domains fw_domains)
  413. {
  414.         struct intel_uncore_forcewake_domain *domain;
  415.         enum forcewake_domain_id id;
  416.  
  417.         if (!dev_priv->uncore.funcs.force_wake_get)
  418.                 return;
  419.  
  420.         fw_domains &= dev_priv->uncore.fw_domains;
  421.  
  422.         for_each_fw_domain_mask(domain, fw_domains, dev_priv, id) {
  423.                 if (domain->wake_count++)
  424.                         fw_domains &= ~(1 << id);
  425.         }
  426.  
  427.         if (fw_domains)
  428.                 dev_priv->uncore.funcs.force_wake_get(dev_priv, fw_domains);
  429. }
  430.  
  431. /**
  432.  * intel_uncore_forcewake_get - grab forcewake domain references
  433.  * @dev_priv: i915 device instance
  434.  * @fw_domains: forcewake domains to get reference on
  435.  *
  436.  * This function can be used get GT's forcewake domain references.
  437.  * Normal register access will handle the forcewake domains automatically.
  438.  * However if some sequence requires the GT to not power down a particular
  439.  * forcewake domains this function should be called at the beginning of the
  440.  * sequence. And subsequently the reference should be dropped by symmetric
  441.  * call to intel_unforce_forcewake_put(). Usually caller wants all the domains
  442.  * to be kept awake so the @fw_domains would be then FORCEWAKE_ALL.
  443.  */
  444. void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
  445.                                 enum forcewake_domains fw_domains)
  446. {
  447.         unsigned long irqflags;
  448.  
  449.         if (!dev_priv->uncore.funcs.force_wake_get)
  450.                 return;
  451.  
  452.         assert_rpm_wakelock_held(dev_priv);
  453.  
  454.         spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
  455.         __intel_uncore_forcewake_get(dev_priv, fw_domains);
  456.         spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
  457. }
  458.  
  459. /**
  460.  * intel_uncore_forcewake_get__locked - grab forcewake domain references
  461.  * @dev_priv: i915 device instance
  462.  * @fw_domains: forcewake domains to get reference on
  463.  *
  464.  * See intel_uncore_forcewake_get(). This variant places the onus
  465.  * on the caller to explicitly handle the dev_priv->uncore.lock spinlock.
  466.  */
  467. void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
  468.                                         enum forcewake_domains fw_domains)
  469. {
  470.         assert_spin_locked(&dev_priv->uncore.lock);
  471.  
  472.         if (!dev_priv->uncore.funcs.force_wake_get)
  473.                 return;
  474.  
  475.         __intel_uncore_forcewake_get(dev_priv, fw_domains);
  476. }
  477.  
  478. static void __intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
  479.                                          enum forcewake_domains fw_domains)
  480. {
  481.         struct intel_uncore_forcewake_domain *domain;
  482.         enum forcewake_domain_id id;
  483.  
  484.         if (!dev_priv->uncore.funcs.force_wake_put)
  485.                 return;
  486.  
  487.         fw_domains &= dev_priv->uncore.fw_domains;
  488.  
  489.         for_each_fw_domain_mask(domain, fw_domains, dev_priv, id) {
  490.                 if (WARN_ON(domain->wake_count == 0))
  491.                         continue;
  492.  
  493.                 if (--domain->wake_count)
  494.                         continue;
  495.  
  496.                 domain->wake_count++;
  497.                 fw_domain_arm_timer(domain);
  498.         }
  499. }
  500.  
  501. /**
  502.  * intel_uncore_forcewake_put - release a forcewake domain reference
  503.  * @dev_priv: i915 device instance
  504.  * @fw_domains: forcewake domains to put references
  505.  *
  506.  * This function drops the device-level forcewakes for specified
  507.  * domains obtained by intel_uncore_forcewake_get().
  508.  */
  509. void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
  510.                                 enum forcewake_domains fw_domains)
  511. {
  512.         unsigned long irqflags;
  513.  
  514.         if (!dev_priv->uncore.funcs.force_wake_put)
  515.                 return;
  516.  
  517.         spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
  518.         __intel_uncore_forcewake_put(dev_priv, fw_domains);
  519.         spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
  520. }
  521.  
  522. /**
  523.  * intel_uncore_forcewake_put__locked - grab forcewake domain references
  524.  * @dev_priv: i915 device instance
  525.  * @fw_domains: forcewake domains to get reference on
  526.  *
  527.  * See intel_uncore_forcewake_put(). This variant places the onus
  528.  * on the caller to explicitly handle the dev_priv->uncore.lock spinlock.
  529.  */
  530. void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
  531.                                         enum forcewake_domains fw_domains)
  532. {
  533.         assert_spin_locked(&dev_priv->uncore.lock);
  534.  
  535.         if (!dev_priv->uncore.funcs.force_wake_put)
  536.                 return;
  537.  
  538.         __intel_uncore_forcewake_put(dev_priv, fw_domains);
  539. }
  540.  
  541. void assert_forcewakes_inactive(struct drm_i915_private *dev_priv)
  542. {
  543.         struct intel_uncore_forcewake_domain *domain;
  544.         enum forcewake_domain_id id;
  545.  
  546.         if (!dev_priv->uncore.funcs.force_wake_get)
  547.                 return;
  548.  
  549.         for_each_fw_domain(domain, dev_priv, id)
  550.                 WARN_ON(domain->wake_count);
  551. }
  552.  
  553. /* We give fast paths for the really cool registers */
  554. #define NEEDS_FORCE_WAKE(reg) ((reg) < 0x40000)
  555.  
  556. #define REG_RANGE(reg, start, end) ((reg) >= (start) && (reg) < (end))
  557.  
  558. #define FORCEWAKE_VLV_RENDER_RANGE_OFFSET(reg) \
  559.         (REG_RANGE((reg), 0x2000, 0x4000) || \
  560.          REG_RANGE((reg), 0x5000, 0x8000) || \
  561.          REG_RANGE((reg), 0xB000, 0x12000) || \
  562.          REG_RANGE((reg), 0x2E000, 0x30000))
  563.  
  564. #define FORCEWAKE_VLV_MEDIA_RANGE_OFFSET(reg) \
  565.         (REG_RANGE((reg), 0x12000, 0x14000) || \
  566.          REG_RANGE((reg), 0x22000, 0x24000) || \
  567.          REG_RANGE((reg), 0x30000, 0x40000))
  568.  
  569. #define FORCEWAKE_CHV_RENDER_RANGE_OFFSET(reg) \
  570.         (REG_RANGE((reg), 0x2000, 0x4000) || \
  571.          REG_RANGE((reg), 0x5200, 0x8000) || \
  572.          REG_RANGE((reg), 0x8300, 0x8500) || \
  573.          REG_RANGE((reg), 0xB000, 0xB480) || \
  574.          REG_RANGE((reg), 0xE000, 0xE800))
  575.  
  576. #define FORCEWAKE_CHV_MEDIA_RANGE_OFFSET(reg) \
  577.         (REG_RANGE((reg), 0x8800, 0x8900) || \
  578.          REG_RANGE((reg), 0xD000, 0xD800) || \
  579.          REG_RANGE((reg), 0x12000, 0x14000) || \
  580.          REG_RANGE((reg), 0x1A000, 0x1C000) || \
  581.          REG_RANGE((reg), 0x1E800, 0x1EA00) || \
  582.          REG_RANGE((reg), 0x30000, 0x38000))
  583.  
  584. #define FORCEWAKE_CHV_COMMON_RANGE_OFFSET(reg) \
  585.         (REG_RANGE((reg), 0x4000, 0x5000) || \
  586.          REG_RANGE((reg), 0x8000, 0x8300) || \
  587.          REG_RANGE((reg), 0x8500, 0x8600) || \
  588.          REG_RANGE((reg), 0x9000, 0xB000) || \
  589.          REG_RANGE((reg), 0xF000, 0x10000))
  590.  
  591. #define FORCEWAKE_GEN9_UNCORE_RANGE_OFFSET(reg) \
  592.         REG_RANGE((reg), 0xB00,  0x2000)
  593.  
  594. #define FORCEWAKE_GEN9_RENDER_RANGE_OFFSET(reg) \
  595.         (REG_RANGE((reg), 0x2000, 0x2700) || \
  596.          REG_RANGE((reg), 0x3000, 0x4000) || \
  597.          REG_RANGE((reg), 0x5200, 0x8000) || \
  598.          REG_RANGE((reg), 0x8140, 0x8160) || \
  599.          REG_RANGE((reg), 0x8300, 0x8500) || \
  600.          REG_RANGE((reg), 0x8C00, 0x8D00) || \
  601.          REG_RANGE((reg), 0xB000, 0xB480) || \
  602.          REG_RANGE((reg), 0xE000, 0xE900) || \
  603.          REG_RANGE((reg), 0x24400, 0x24800))
  604.  
  605. #define FORCEWAKE_GEN9_MEDIA_RANGE_OFFSET(reg) \
  606.         (REG_RANGE((reg), 0x8130, 0x8140) || \
  607.          REG_RANGE((reg), 0x8800, 0x8A00) || \
  608.          REG_RANGE((reg), 0xD000, 0xD800) || \
  609.          REG_RANGE((reg), 0x12000, 0x14000) || \
  610.          REG_RANGE((reg), 0x1A000, 0x1EA00) || \
  611.          REG_RANGE((reg), 0x30000, 0x40000))
  612.  
  613. #define FORCEWAKE_GEN9_COMMON_RANGE_OFFSET(reg) \
  614.         REG_RANGE((reg), 0x9400, 0x9800)
  615.  
  616. #define FORCEWAKE_GEN9_BLITTER_RANGE_OFFSET(reg) \
  617.         ((reg) < 0x40000 && \
  618.          !FORCEWAKE_GEN9_UNCORE_RANGE_OFFSET(reg) && \
  619.          !FORCEWAKE_GEN9_RENDER_RANGE_OFFSET(reg) && \
  620.          !FORCEWAKE_GEN9_MEDIA_RANGE_OFFSET(reg) && \
  621.          !FORCEWAKE_GEN9_COMMON_RANGE_OFFSET(reg))
  622.  
  623. static void
  624. ilk_dummy_write(struct drm_i915_private *dev_priv)
  625. {
  626.         /* WaIssueDummyWriteToWakeupFromRC6:ilk Issue a dummy write to wake up
  627.          * the chip from rc6 before touching it for real. MI_MODE is masked,
  628.          * hence harmless to write 0 into. */
  629.         __raw_i915_write32(dev_priv, MI_MODE, 0);
  630. }
  631.  
  632. static void
  633. __unclaimed_reg_debug(struct drm_i915_private *dev_priv,
  634.                       const i915_reg_t reg,
  635.                       const bool read,
  636.                       const bool before)
  637. {
  638.         /* XXX. We limit the auto arming traces for mmio
  639.          * debugs on these platforms. There are just too many
  640.          * revealed by these and CI/Bat suffers from the noise.
  641.          * Please fix and then re-enable the automatic traces.
  642.          */
  643.         if (i915.mmio_debug < 2 &&
  644.             (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)))
  645.                 return;
  646.  
  647.         if (WARN(check_for_unclaimed_mmio(dev_priv),
  648.                  "Unclaimed register detected %s %s register 0x%x\n",
  649.                  before ? "before" : "after",
  650.                  read ? "reading" : "writing to",
  651.                  i915_mmio_reg_offset(reg)))
  652.                 i915.mmio_debug--; /* Only report the first N failures */
  653. }
  654.  
  655. static inline void
  656. unclaimed_reg_debug(struct drm_i915_private *dev_priv,
  657.                     const i915_reg_t reg,
  658.                     const bool read,
  659.                     const bool before)
  660. {
  661.         if (likely(!i915.mmio_debug))
  662.                 return;
  663.  
  664.         __unclaimed_reg_debug(dev_priv, reg, read, before);
  665. }
  666.  
  667. #define GEN2_READ_HEADER(x) \
  668.         u##x val = 0; \
  669.         assert_rpm_wakelock_held(dev_priv);
  670.  
  671. #define GEN2_READ_FOOTER \
  672.         trace_i915_reg_rw(false, reg, val, sizeof(val), trace); \
  673.         return val
  674.  
  675. #define __gen2_read(x) \
  676. static u##x \
  677. gen2_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
  678.         GEN2_READ_HEADER(x); \
  679.         val = __raw_i915_read##x(dev_priv, reg); \
  680.         GEN2_READ_FOOTER; \
  681. }
  682.  
  683. #define __gen5_read(x) \
  684. static u##x \
  685. gen5_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
  686.         GEN2_READ_HEADER(x); \
  687.         ilk_dummy_write(dev_priv); \
  688.         val = __raw_i915_read##x(dev_priv, reg); \
  689.         GEN2_READ_FOOTER; \
  690. }
  691.  
  692. __gen5_read(8)
  693. __gen5_read(16)
  694. __gen5_read(32)
  695. __gen5_read(64)
  696. __gen2_read(8)
  697. __gen2_read(16)
  698. __gen2_read(32)
  699. __gen2_read(64)
  700.  
  701. #undef __gen5_read
  702. #undef __gen2_read
  703.  
  704. #undef GEN2_READ_FOOTER
  705. #undef GEN2_READ_HEADER
  706.  
  707. #define GEN6_READ_HEADER(x) \
  708.         u32 offset = i915_mmio_reg_offset(reg); \
  709.         unsigned long irqflags; \
  710.         u##x val = 0; \
  711.         assert_rpm_wakelock_held(dev_priv); \
  712.         spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); \
  713.         unclaimed_reg_debug(dev_priv, reg, true, true)
  714.  
  715. #define GEN6_READ_FOOTER \
  716.         unclaimed_reg_debug(dev_priv, reg, true, false); \
  717.         spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); \
  718.         trace_i915_reg_rw(false, reg, val, sizeof(val), trace); \
  719.         return val
  720.  
  721. static inline void __force_wake_get(struct drm_i915_private *dev_priv,
  722.                                     enum forcewake_domains fw_domains)
  723. {
  724.         struct intel_uncore_forcewake_domain *domain;
  725.         enum forcewake_domain_id id;
  726.  
  727.         if (WARN_ON(!fw_domains))
  728.                 return;
  729.  
  730.         /* Ideally GCC would be constant-fold and eliminate this loop */
  731.         for_each_fw_domain_mask(domain, fw_domains, dev_priv, id) {
  732.                 if (domain->wake_count) {
  733.                         fw_domains &= ~(1 << id);
  734.                         continue;
  735.                 }
  736.  
  737.                 domain->wake_count++;
  738.                 fw_domain_arm_timer(domain);
  739.         }
  740.  
  741.         if (fw_domains)
  742.                 dev_priv->uncore.funcs.force_wake_get(dev_priv, fw_domains);
  743. }
  744.  
  745. #define __gen6_read(x) \
  746. static u##x \
  747. gen6_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
  748.         GEN6_READ_HEADER(x); \
  749.         if (NEEDS_FORCE_WAKE(offset)) \
  750.                 __force_wake_get(dev_priv, FORCEWAKE_RENDER); \
  751.         val = __raw_i915_read##x(dev_priv, reg); \
  752.         GEN6_READ_FOOTER; \
  753. }
  754.  
  755. #define __vlv_read(x) \
  756. static u##x \
  757. vlv_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
  758.         enum forcewake_domains fw_engine = 0; \
  759.         GEN6_READ_HEADER(x); \
  760.         if (!NEEDS_FORCE_WAKE(offset)) \
  761.                 fw_engine = 0; \
  762.         else if (FORCEWAKE_VLV_RENDER_RANGE_OFFSET(offset)) \
  763.                 fw_engine = FORCEWAKE_RENDER; \
  764.         else if (FORCEWAKE_VLV_MEDIA_RANGE_OFFSET(offset)) \
  765.                 fw_engine = FORCEWAKE_MEDIA; \
  766.         if (fw_engine) \
  767.                 __force_wake_get(dev_priv, fw_engine); \
  768.         val = __raw_i915_read##x(dev_priv, reg); \
  769.         GEN6_READ_FOOTER; \
  770. }
  771.  
  772. #define __chv_read(x) \
  773. static u##x \
  774. chv_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
  775.         enum forcewake_domains fw_engine = 0; \
  776.         GEN6_READ_HEADER(x); \
  777.         if (!NEEDS_FORCE_WAKE(offset)) \
  778.                 fw_engine = 0; \
  779.         else if (FORCEWAKE_CHV_RENDER_RANGE_OFFSET(offset)) \
  780.                 fw_engine = FORCEWAKE_RENDER; \
  781.         else if (FORCEWAKE_CHV_MEDIA_RANGE_OFFSET(offset)) \
  782.                 fw_engine = FORCEWAKE_MEDIA; \
  783.         else if (FORCEWAKE_CHV_COMMON_RANGE_OFFSET(offset)) \
  784.                 fw_engine = FORCEWAKE_RENDER | FORCEWAKE_MEDIA; \
  785.         if (fw_engine) \
  786.                 __force_wake_get(dev_priv, fw_engine); \
  787.         val = __raw_i915_read##x(dev_priv, reg); \
  788.         GEN6_READ_FOOTER; \
  789. }
  790.  
  791. #define SKL_NEEDS_FORCE_WAKE(reg) \
  792.         ((reg) < 0x40000 && !FORCEWAKE_GEN9_UNCORE_RANGE_OFFSET(reg))
  793.  
  794. #define __gen9_read(x) \
  795. static u##x \
  796. gen9_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
  797.         enum forcewake_domains fw_engine; \
  798.         GEN6_READ_HEADER(x); \
  799.         if (!SKL_NEEDS_FORCE_WAKE(offset)) \
  800.                 fw_engine = 0; \
  801.         else if (FORCEWAKE_GEN9_RENDER_RANGE_OFFSET(offset)) \
  802.                 fw_engine = FORCEWAKE_RENDER; \
  803.         else if (FORCEWAKE_GEN9_MEDIA_RANGE_OFFSET(offset)) \
  804.                 fw_engine = FORCEWAKE_MEDIA; \
  805.         else if (FORCEWAKE_GEN9_COMMON_RANGE_OFFSET(offset)) \
  806.                 fw_engine = FORCEWAKE_RENDER | FORCEWAKE_MEDIA; \
  807.         else \
  808.                 fw_engine = FORCEWAKE_BLITTER; \
  809.         if (fw_engine) \
  810.                 __force_wake_get(dev_priv, fw_engine); \
  811.         val = __raw_i915_read##x(dev_priv, reg); \
  812.         GEN6_READ_FOOTER; \
  813. }
  814.  
  815. __gen9_read(8)
  816. __gen9_read(16)
  817. __gen9_read(32)
  818. __gen9_read(64)
  819. __chv_read(8)
  820. __chv_read(16)
  821. __chv_read(32)
  822. __chv_read(64)
  823. __vlv_read(8)
  824. __vlv_read(16)
  825. __vlv_read(32)
  826. __vlv_read(64)
  827. __gen6_read(8)
  828. __gen6_read(16)
  829. __gen6_read(32)
  830. __gen6_read(64)
  831.  
  832. #undef __gen9_read
  833. #undef __chv_read
  834. #undef __vlv_read
  835. #undef __gen6_read
  836. #undef GEN6_READ_FOOTER
  837. #undef GEN6_READ_HEADER
  838.  
  839. #define VGPU_READ_HEADER(x) \
  840.         unsigned long irqflags; \
  841.         u##x val = 0; \
  842.         assert_rpm_device_not_suspended(dev_priv); \
  843.         spin_lock_irqsave(&dev_priv->uncore.lock, irqflags)
  844.  
  845. #define VGPU_READ_FOOTER \
  846.         spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); \
  847.         trace_i915_reg_rw(false, reg, val, sizeof(val), trace); \
  848.         return val
  849.  
  850. #define __vgpu_read(x) \
  851. static u##x \
  852. vgpu_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
  853.         VGPU_READ_HEADER(x); \
  854.         val = __raw_i915_read##x(dev_priv, reg); \
  855.         VGPU_READ_FOOTER; \
  856. }
  857.  
  858. __vgpu_read(8)
  859. __vgpu_read(16)
  860. __vgpu_read(32)
  861. __vgpu_read(64)
  862.  
  863. #undef __vgpu_read
  864. #undef VGPU_READ_FOOTER
  865. #undef VGPU_READ_HEADER
  866.  
  867. #define GEN2_WRITE_HEADER \
  868.         trace_i915_reg_rw(true, reg, val, sizeof(val), trace); \
  869.         assert_rpm_wakelock_held(dev_priv); \
  870.  
  871. #define GEN2_WRITE_FOOTER
  872.  
  873. #define __gen2_write(x) \
  874. static void \
  875. gen2_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
  876.         GEN2_WRITE_HEADER; \
  877.         __raw_i915_write##x(dev_priv, reg, val); \
  878.         GEN2_WRITE_FOOTER; \
  879. }
  880.  
  881. #define __gen5_write(x) \
  882. static void \
  883. gen5_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
  884.         GEN2_WRITE_HEADER; \
  885.         ilk_dummy_write(dev_priv); \
  886.         __raw_i915_write##x(dev_priv, reg, val); \
  887.         GEN2_WRITE_FOOTER; \
  888. }
  889.  
  890. __gen5_write(8)
  891. __gen5_write(16)
  892. __gen5_write(32)
  893. __gen5_write(64)
  894. __gen2_write(8)
  895. __gen2_write(16)
  896. __gen2_write(32)
  897. __gen2_write(64)
  898.  
  899. #undef __gen5_write
  900. #undef __gen2_write
  901.  
  902. #undef GEN2_WRITE_FOOTER
  903. #undef GEN2_WRITE_HEADER
  904.  
  905. #define GEN6_WRITE_HEADER \
  906.         u32 offset = i915_mmio_reg_offset(reg); \
  907.         unsigned long irqflags; \
  908.         trace_i915_reg_rw(true, reg, val, sizeof(val), trace); \
  909.         assert_rpm_wakelock_held(dev_priv); \
  910.         spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); \
  911.         unclaimed_reg_debug(dev_priv, reg, false, true)
  912.  
  913. #define GEN6_WRITE_FOOTER \
  914.         unclaimed_reg_debug(dev_priv, reg, false, false); \
  915.         spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags)
  916.  
  917. #define __gen6_write(x) \
  918. static void \
  919. gen6_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
  920.         u32 __fifo_ret = 0; \
  921.         GEN6_WRITE_HEADER; \
  922.         if (NEEDS_FORCE_WAKE(offset)) { \
  923.                 __fifo_ret = __gen6_gt_wait_for_fifo(dev_priv); \
  924.         } \
  925.         __raw_i915_write##x(dev_priv, reg, val); \
  926.         if (unlikely(__fifo_ret)) { \
  927.                 gen6_gt_check_fifodbg(dev_priv); \
  928.         } \
  929.         GEN6_WRITE_FOOTER; \
  930. }
  931.  
  932. #define __hsw_write(x) \
  933. static void \
  934. hsw_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
  935.         u32 __fifo_ret = 0; \
  936.         GEN6_WRITE_HEADER; \
  937.         if (NEEDS_FORCE_WAKE(offset)) { \
  938.                 __fifo_ret = __gen6_gt_wait_for_fifo(dev_priv); \
  939.         } \
  940.         __raw_i915_write##x(dev_priv, reg, val); \
  941.         if (unlikely(__fifo_ret)) { \
  942.                 gen6_gt_check_fifodbg(dev_priv); \
  943.         } \
  944.         GEN6_WRITE_FOOTER; \
  945. }
  946.  
  947. static const i915_reg_t gen8_shadowed_regs[] = {
  948.         FORCEWAKE_MT,
  949.         GEN6_RPNSWREQ,
  950.         GEN6_RC_VIDEO_FREQ,
  951.         RING_TAIL(RENDER_RING_BASE),
  952.         RING_TAIL(GEN6_BSD_RING_BASE),
  953.         RING_TAIL(VEBOX_RING_BASE),
  954.         RING_TAIL(BLT_RING_BASE),
  955.         /* TODO: Other registers are not yet used */
  956. };
  957.  
  958. static bool is_gen8_shadowed(struct drm_i915_private *dev_priv,
  959.                              i915_reg_t reg)
  960. {
  961.         int i;
  962.         for (i = 0; i < ARRAY_SIZE(gen8_shadowed_regs); i++)
  963.                 if (i915_mmio_reg_equal(reg, gen8_shadowed_regs[i]))
  964.                         return true;
  965.  
  966.         return false;
  967. }
  968.  
  969. #define __gen8_write(x) \
  970. static void \
  971. gen8_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
  972.         GEN6_WRITE_HEADER; \
  973.         if (NEEDS_FORCE_WAKE(offset) && !is_gen8_shadowed(dev_priv, reg)) \
  974.                 __force_wake_get(dev_priv, FORCEWAKE_RENDER); \
  975.         __raw_i915_write##x(dev_priv, reg, val); \
  976.         GEN6_WRITE_FOOTER; \
  977. }
  978.  
  979. #define __chv_write(x) \
  980. static void \
  981. chv_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
  982.         enum forcewake_domains fw_engine = 0; \
  983.         GEN6_WRITE_HEADER; \
  984.         if (!NEEDS_FORCE_WAKE(offset) || \
  985.             is_gen8_shadowed(dev_priv, reg)) \
  986.                 fw_engine = 0; \
  987.         else if (FORCEWAKE_CHV_RENDER_RANGE_OFFSET(offset)) \
  988.                 fw_engine = FORCEWAKE_RENDER; \
  989.         else if (FORCEWAKE_CHV_MEDIA_RANGE_OFFSET(offset)) \
  990.                 fw_engine = FORCEWAKE_MEDIA; \
  991.         else if (FORCEWAKE_CHV_COMMON_RANGE_OFFSET(offset)) \
  992.                 fw_engine = FORCEWAKE_RENDER | FORCEWAKE_MEDIA; \
  993.         if (fw_engine) \
  994.                 __force_wake_get(dev_priv, fw_engine); \
  995.         __raw_i915_write##x(dev_priv, reg, val); \
  996.         GEN6_WRITE_FOOTER; \
  997. }
  998.  
  999. static const i915_reg_t gen9_shadowed_regs[] = {
  1000.         RING_TAIL(RENDER_RING_BASE),
  1001.         RING_TAIL(GEN6_BSD_RING_BASE),
  1002.         RING_TAIL(VEBOX_RING_BASE),
  1003.         RING_TAIL(BLT_RING_BASE),
  1004.         FORCEWAKE_BLITTER_GEN9,
  1005.         FORCEWAKE_RENDER_GEN9,
  1006.         FORCEWAKE_MEDIA_GEN9,
  1007.         GEN6_RPNSWREQ,
  1008.         GEN6_RC_VIDEO_FREQ,
  1009.         /* TODO: Other registers are not yet used */
  1010. };
  1011.  
  1012. static bool is_gen9_shadowed(struct drm_i915_private *dev_priv,
  1013.                              i915_reg_t reg)
  1014. {
  1015.         int i;
  1016.         for (i = 0; i < ARRAY_SIZE(gen9_shadowed_regs); i++)
  1017.                 if (i915_mmio_reg_equal(reg, gen9_shadowed_regs[i]))
  1018.                         return true;
  1019.  
  1020.         return false;
  1021. }
  1022.  
  1023. #define __gen9_write(x) \
  1024. static void \
  1025. gen9_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, \
  1026.                 bool trace) { \
  1027.         enum forcewake_domains fw_engine; \
  1028.         GEN6_WRITE_HEADER; \
  1029.         if (!SKL_NEEDS_FORCE_WAKE(offset) || \
  1030.             is_gen9_shadowed(dev_priv, reg)) \
  1031.                 fw_engine = 0; \
  1032.         else if (FORCEWAKE_GEN9_RENDER_RANGE_OFFSET(offset)) \
  1033.                 fw_engine = FORCEWAKE_RENDER; \
  1034.         else if (FORCEWAKE_GEN9_MEDIA_RANGE_OFFSET(offset)) \
  1035.                 fw_engine = FORCEWAKE_MEDIA; \
  1036.         else if (FORCEWAKE_GEN9_COMMON_RANGE_OFFSET(offset)) \
  1037.                 fw_engine = FORCEWAKE_RENDER | FORCEWAKE_MEDIA; \
  1038.         else \
  1039.                 fw_engine = FORCEWAKE_BLITTER; \
  1040.         if (fw_engine) \
  1041.                 __force_wake_get(dev_priv, fw_engine); \
  1042.         __raw_i915_write##x(dev_priv, reg, val); \
  1043.         GEN6_WRITE_FOOTER; \
  1044. }
  1045.  
  1046. __gen9_write(8)
  1047. __gen9_write(16)
  1048. __gen9_write(32)
  1049. __gen9_write(64)
  1050. __chv_write(8)
  1051. __chv_write(16)
  1052. __chv_write(32)
  1053. __chv_write(64)
  1054. __gen8_write(8)
  1055. __gen8_write(16)
  1056. __gen8_write(32)
  1057. __gen8_write(64)
  1058. __hsw_write(8)
  1059. __hsw_write(16)
  1060. __hsw_write(32)
  1061. __hsw_write(64)
  1062. __gen6_write(8)
  1063. __gen6_write(16)
  1064. __gen6_write(32)
  1065. __gen6_write(64)
  1066.  
  1067. #undef __gen9_write
  1068. #undef __chv_write
  1069. #undef __gen8_write
  1070. #undef __hsw_write
  1071. #undef __gen6_write
  1072. #undef GEN6_WRITE_FOOTER
  1073. #undef GEN6_WRITE_HEADER
  1074.  
  1075. #define VGPU_WRITE_HEADER \
  1076.         unsigned long irqflags; \
  1077.         trace_i915_reg_rw(true, reg, val, sizeof(val), trace); \
  1078.         assert_rpm_device_not_suspended(dev_priv); \
  1079.         spin_lock_irqsave(&dev_priv->uncore.lock, irqflags)
  1080.  
  1081. #define VGPU_WRITE_FOOTER \
  1082.         spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags)
  1083.  
  1084. #define __vgpu_write(x) \
  1085. static void vgpu_write##x(struct drm_i915_private *dev_priv, \
  1086.                           i915_reg_t reg, u##x val, bool trace) { \
  1087.         VGPU_WRITE_HEADER; \
  1088.         __raw_i915_write##x(dev_priv, reg, val); \
  1089.         VGPU_WRITE_FOOTER; \
  1090. }
  1091.  
  1092. __vgpu_write(8)
  1093. __vgpu_write(16)
  1094. __vgpu_write(32)
  1095. __vgpu_write(64)
  1096.  
  1097. #undef __vgpu_write
  1098. #undef VGPU_WRITE_FOOTER
  1099. #undef VGPU_WRITE_HEADER
  1100.  
  1101. #define ASSIGN_WRITE_MMIO_VFUNCS(x) \
  1102. do { \
  1103.         dev_priv->uncore.funcs.mmio_writeb = x##_write8; \
  1104.         dev_priv->uncore.funcs.mmio_writew = x##_write16; \
  1105.         dev_priv->uncore.funcs.mmio_writel = x##_write32; \
  1106.         dev_priv->uncore.funcs.mmio_writeq = x##_write64; \
  1107. } while (0)
  1108.  
  1109. #define ASSIGN_READ_MMIO_VFUNCS(x) \
  1110. do { \
  1111.         dev_priv->uncore.funcs.mmio_readb = x##_read8; \
  1112.         dev_priv->uncore.funcs.mmio_readw = x##_read16; \
  1113.         dev_priv->uncore.funcs.mmio_readl = x##_read32; \
  1114.         dev_priv->uncore.funcs.mmio_readq = x##_read64; \
  1115. } while (0)
  1116.  
  1117.  
  1118. static void fw_domain_init(struct drm_i915_private *dev_priv,
  1119.                            enum forcewake_domain_id domain_id,
  1120.                            i915_reg_t reg_set,
  1121.                            i915_reg_t reg_ack)
  1122. {
  1123.         struct intel_uncore_forcewake_domain *d;
  1124.  
  1125.         if (WARN_ON(domain_id >= FW_DOMAIN_ID_COUNT))
  1126.                 return;
  1127.  
  1128.         d = &dev_priv->uncore.fw_domain[domain_id];
  1129.  
  1130.         WARN_ON(d->wake_count);
  1131.  
  1132.         d->wake_count = 0;
  1133.         d->reg_set = reg_set;
  1134.         d->reg_ack = reg_ack;
  1135.  
  1136.         if (IS_GEN6(dev_priv)) {
  1137.                 d->val_reset = 0;
  1138.                 d->val_set = FORCEWAKE_KERNEL;
  1139.                 d->val_clear = 0;
  1140.         } else {
  1141.                 /* WaRsClearFWBitsAtReset:bdw,skl */
  1142.                 d->val_reset = _MASKED_BIT_DISABLE(0xffff);
  1143.                 d->val_set = _MASKED_BIT_ENABLE(FORCEWAKE_KERNEL);
  1144.                 d->val_clear = _MASKED_BIT_DISABLE(FORCEWAKE_KERNEL);
  1145.         }
  1146.  
  1147.         if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
  1148.                 d->reg_post = FORCEWAKE_ACK_VLV;
  1149.         else if (IS_GEN6(dev_priv) || IS_GEN7(dev_priv) || IS_GEN8(dev_priv))
  1150.                 d->reg_post = ECOBUS;
  1151.  
  1152.         d->i915 = dev_priv;
  1153.         d->id = domain_id;
  1154.  
  1155.         setup_timer(&d->timer, intel_uncore_fw_release_timer, (unsigned long)d);
  1156.  
  1157.         dev_priv->uncore.fw_domains |= (1 << domain_id);
  1158.  
  1159.         fw_domain_reset(d);
  1160. }
  1161.  
  1162. static void intel_uncore_fw_domains_init(struct drm_device *dev)
  1163. {
  1164.         struct drm_i915_private *dev_priv = dev->dev_private;
  1165.  
  1166.         if (INTEL_INFO(dev_priv->dev)->gen <= 5)
  1167.                 return;
  1168.  
  1169.         if (IS_GEN9(dev)) {
  1170.                 dev_priv->uncore.funcs.force_wake_get = fw_domains_get;
  1171.                 dev_priv->uncore.funcs.force_wake_put = fw_domains_put;
  1172.                 fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
  1173.                                FORCEWAKE_RENDER_GEN9,
  1174.                                FORCEWAKE_ACK_RENDER_GEN9);
  1175.                 fw_domain_init(dev_priv, FW_DOMAIN_ID_BLITTER,
  1176.                                FORCEWAKE_BLITTER_GEN9,
  1177.                                FORCEWAKE_ACK_BLITTER_GEN9);
  1178.                 fw_domain_init(dev_priv, FW_DOMAIN_ID_MEDIA,
  1179.                                FORCEWAKE_MEDIA_GEN9, FORCEWAKE_ACK_MEDIA_GEN9);
  1180.         } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
  1181.                 dev_priv->uncore.funcs.force_wake_get = fw_domains_get;
  1182.                 if (!IS_CHERRYVIEW(dev))
  1183.                         dev_priv->uncore.funcs.force_wake_put =
  1184.                                 fw_domains_put_with_fifo;
  1185.                 else
  1186.                         dev_priv->uncore.funcs.force_wake_put = fw_domains_put;
  1187.                 fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
  1188.                                FORCEWAKE_VLV, FORCEWAKE_ACK_VLV);
  1189.                 fw_domain_init(dev_priv, FW_DOMAIN_ID_MEDIA,
  1190.                                FORCEWAKE_MEDIA_VLV, FORCEWAKE_ACK_MEDIA_VLV);
  1191.         } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
  1192.                 dev_priv->uncore.funcs.force_wake_get =
  1193.                         fw_domains_get_with_thread_status;
  1194.                 if (IS_HASWELL(dev))
  1195.                         dev_priv->uncore.funcs.force_wake_put =
  1196.                                 fw_domains_put_with_fifo;
  1197.                 else
  1198.                         dev_priv->uncore.funcs.force_wake_put = fw_domains_put;
  1199.                 fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
  1200.                                FORCEWAKE_MT, FORCEWAKE_ACK_HSW);
  1201.         } else if (IS_IVYBRIDGE(dev)) {
  1202.                 u32 ecobus;
  1203.  
  1204.                 /* IVB configs may use multi-threaded forcewake */
  1205.  
  1206.                 /* A small trick here - if the bios hasn't configured
  1207.                  * MT forcewake, and if the device is in RC6, then
  1208.                  * force_wake_mt_get will not wake the device and the
  1209.                  * ECOBUS read will return zero. Which will be
  1210.                  * (correctly) interpreted by the test below as MT
  1211.                  * forcewake being disabled.
  1212.                  */
  1213.                 dev_priv->uncore.funcs.force_wake_get =
  1214.                         fw_domains_get_with_thread_status;
  1215.                 dev_priv->uncore.funcs.force_wake_put =
  1216.                         fw_domains_put_with_fifo;
  1217.  
  1218.                 /* We need to init first for ECOBUS access and then
  1219.                  * determine later if we want to reinit, in case of MT access is
  1220.                  * not working. In this stage we don't know which flavour this
  1221.                  * ivb is, so it is better to reset also the gen6 fw registers
  1222.                  * before the ecobus check.
  1223.                  */
  1224.  
  1225.                 __raw_i915_write32(dev_priv, FORCEWAKE, 0);
  1226.                 __raw_posting_read(dev_priv, ECOBUS);
  1227.  
  1228.                 fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
  1229.                                FORCEWAKE_MT, FORCEWAKE_MT_ACK);
  1230.  
  1231.                 mutex_lock(&dev->struct_mutex);
  1232.                 fw_domains_get_with_thread_status(dev_priv, FORCEWAKE_ALL);
  1233.                 ecobus = __raw_i915_read32(dev_priv, ECOBUS);
  1234.                 fw_domains_put_with_fifo(dev_priv, FORCEWAKE_ALL);
  1235.                 mutex_unlock(&dev->struct_mutex);
  1236.  
  1237.                 if (!(ecobus & FORCEWAKE_MT_ENABLE)) {
  1238.                         DRM_INFO("No MT forcewake available on Ivybridge, this can result in issues\n");
  1239.                         DRM_INFO("when using vblank-synced partial screen updates.\n");
  1240.                         fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
  1241.                                        FORCEWAKE, FORCEWAKE_ACK);
  1242.                 }
  1243.         } else if (IS_GEN6(dev)) {
  1244.                 dev_priv->uncore.funcs.force_wake_get =
  1245.                         fw_domains_get_with_thread_status;
  1246.                 dev_priv->uncore.funcs.force_wake_put =
  1247.                         fw_domains_put_with_fifo;
  1248.                 fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
  1249.                                FORCEWAKE, FORCEWAKE_ACK);
  1250.         }
  1251.  
  1252.         /* All future platforms are expected to require complex power gating */
  1253.         WARN_ON(dev_priv->uncore.fw_domains == 0);
  1254. }
  1255.  
  1256. void intel_uncore_init(struct drm_device *dev)
  1257. {
  1258.         struct drm_i915_private *dev_priv = dev->dev_private;
  1259.  
  1260.         i915_check_vgpu(dev);
  1261.  
  1262.         intel_uncore_ellc_detect(dev);
  1263.         intel_uncore_fw_domains_init(dev);
  1264.         __intel_uncore_early_sanitize(dev, false);
  1265.  
  1266.         dev_priv->uncore.unclaimed_mmio_check = 1;
  1267.  
  1268.         switch (INTEL_INFO(dev)->gen) {
  1269.         default:
  1270.         case 9:
  1271.                 ASSIGN_WRITE_MMIO_VFUNCS(gen9);
  1272.                 ASSIGN_READ_MMIO_VFUNCS(gen9);
  1273.                 break;
  1274.         case 8:
  1275.                 if (IS_CHERRYVIEW(dev)) {
  1276.                         ASSIGN_WRITE_MMIO_VFUNCS(chv);
  1277.                         ASSIGN_READ_MMIO_VFUNCS(chv);
  1278.  
  1279.                 } else {
  1280.                         ASSIGN_WRITE_MMIO_VFUNCS(gen8);
  1281.                         ASSIGN_READ_MMIO_VFUNCS(gen6);
  1282.                 }
  1283.                 break;
  1284.         case 7:
  1285.         case 6:
  1286.                 if (IS_HASWELL(dev)) {
  1287.                         ASSIGN_WRITE_MMIO_VFUNCS(hsw);
  1288.                 } else {
  1289.                         ASSIGN_WRITE_MMIO_VFUNCS(gen6);
  1290.                 }
  1291.  
  1292.                 if (IS_VALLEYVIEW(dev)) {
  1293.                         ASSIGN_READ_MMIO_VFUNCS(vlv);
  1294.                 } else {
  1295.                         ASSIGN_READ_MMIO_VFUNCS(gen6);
  1296.                 }
  1297.                 break;
  1298.         case 5:
  1299.                 ASSIGN_WRITE_MMIO_VFUNCS(gen5);
  1300.                 ASSIGN_READ_MMIO_VFUNCS(gen5);
  1301.                 break;
  1302.         case 4:
  1303.         case 3:
  1304.         case 2:
  1305.                 ASSIGN_WRITE_MMIO_VFUNCS(gen2);
  1306.                 ASSIGN_READ_MMIO_VFUNCS(gen2);
  1307.                 break;
  1308.         }
  1309.  
  1310.         if (intel_vgpu_active(dev)) {
  1311.                 ASSIGN_WRITE_MMIO_VFUNCS(vgpu);
  1312.                 ASSIGN_READ_MMIO_VFUNCS(vgpu);
  1313.         }
  1314.  
  1315.         i915_check_and_clear_faults(dev);
  1316. }
  1317. #undef ASSIGN_WRITE_MMIO_VFUNCS
  1318. #undef ASSIGN_READ_MMIO_VFUNCS
  1319.  
  1320. void intel_uncore_fini(struct drm_device *dev)
  1321. {
  1322.         /* Paranoia: make sure we have disabled everything before we exit. */
  1323.         intel_uncore_sanitize(dev);
  1324.         intel_uncore_forcewake_reset(dev, false);
  1325. }
  1326.  
  1327. #define GEN_RANGE(l, h) GENMASK(h, l)
  1328.  
  1329. static const struct register_whitelist {
  1330.         i915_reg_t offset_ldw, offset_udw;
  1331.         uint32_t size;
  1332.         /* supported gens, 0x10 for 4, 0x30 for 4 and 5, etc. */
  1333.         uint32_t gen_bitmask;
  1334. } whitelist[] = {
  1335.         { .offset_ldw = RING_TIMESTAMP(RENDER_RING_BASE),
  1336.           .offset_udw = RING_TIMESTAMP_UDW(RENDER_RING_BASE),
  1337.           .size = 8, .gen_bitmask = GEN_RANGE(4, 9) },
  1338. };
  1339.  
  1340. int i915_reg_read_ioctl(struct drm_device *dev,
  1341.                         void *data, struct drm_file *file)
  1342. {
  1343.         struct drm_i915_private *dev_priv = dev->dev_private;
  1344.         struct drm_i915_reg_read *reg = data;
  1345.         struct register_whitelist const *entry = whitelist;
  1346.         unsigned size;
  1347.         i915_reg_t offset_ldw, offset_udw;
  1348.         int i, ret = 0;
  1349.  
  1350.         for (i = 0; i < ARRAY_SIZE(whitelist); i++, entry++) {
  1351.                 if (i915_mmio_reg_offset(entry->offset_ldw) == (reg->offset & -entry->size) &&
  1352.                     (1 << INTEL_INFO(dev)->gen & entry->gen_bitmask))
  1353.                         break;
  1354.         }
  1355.  
  1356.         if (i == ARRAY_SIZE(whitelist))
  1357.                 return -EINVAL;
  1358.  
  1359.         /* We use the low bits to encode extra flags as the register should
  1360.          * be naturally aligned (and those that are not so aligned merely
  1361.          * limit the available flags for that register).
  1362.          */
  1363.         offset_ldw = entry->offset_ldw;
  1364.         offset_udw = entry->offset_udw;
  1365.         size = entry->size;
  1366.         size |= reg->offset ^ i915_mmio_reg_offset(offset_ldw);
  1367.  
  1368.         intel_runtime_pm_get(dev_priv);
  1369.  
  1370.         switch (size) {
  1371.         case 8 | 1:
  1372.                 reg->val = I915_READ64_2x32(offset_ldw, offset_udw);
  1373.                 break;
  1374.         case 8:
  1375.                 reg->val = I915_READ64(offset_ldw);
  1376.                 break;
  1377.         case 4:
  1378.                 reg->val = I915_READ(offset_ldw);
  1379.                 break;
  1380.         case 2:
  1381.                 reg->val = I915_READ16(offset_ldw);
  1382.                 break;
  1383.         case 1:
  1384.                 reg->val = I915_READ8(offset_ldw);
  1385.                 break;
  1386.         default:
  1387.                 ret = -EINVAL;
  1388.                 goto out;
  1389.         }
  1390.  
  1391. out:
  1392.         intel_runtime_pm_put(dev_priv);
  1393.         return ret;
  1394. }
  1395.  
  1396. int i915_get_reset_stats_ioctl(struct drm_device *dev,
  1397.                                void *data, struct drm_file *file)
  1398. {
  1399.         struct drm_i915_private *dev_priv = dev->dev_private;
  1400.         struct drm_i915_reset_stats *args = data;
  1401.         struct i915_ctx_hang_stats *hs;
  1402.         struct intel_context *ctx;
  1403.         int ret;
  1404.  
  1405.         if (args->flags || args->pad)
  1406.                 return -EINVAL;
  1407.  
  1408.         if (args->ctx_id == DEFAULT_CONTEXT_HANDLE && !capable(CAP_SYS_ADMIN))
  1409.                 return -EPERM;
  1410.  
  1411.         ret = mutex_lock_interruptible(&dev->struct_mutex);
  1412.         if (ret)
  1413.                 return ret;
  1414.  
  1415.         ctx = i915_gem_context_get(file->driver_priv, args->ctx_id);
  1416.         if (IS_ERR(ctx)) {
  1417.                 mutex_unlock(&dev->struct_mutex);
  1418.                 return PTR_ERR(ctx);
  1419.         }
  1420.         hs = &ctx->hang_stats;
  1421.  
  1422.         if (capable(CAP_SYS_ADMIN))
  1423.                 args->reset_count = i915_reset_count(&dev_priv->gpu_error);
  1424.         else
  1425.                 args->reset_count = 0;
  1426.  
  1427.         args->batch_active = hs->batch_active;
  1428.         args->batch_pending = hs->batch_pending;
  1429.  
  1430.         mutex_unlock(&dev->struct_mutex);
  1431.  
  1432.         return 0;
  1433. }
  1434.  
  1435. static int i915_reset_complete(struct drm_device *dev)
  1436. {
  1437.         u8 gdrst;
  1438.         pci_read_config_byte(dev->pdev, I915_GDRST, &gdrst);
  1439.         return (gdrst & GRDOM_RESET_STATUS) == 0;
  1440. }
  1441.  
  1442. static int i915_do_reset(struct drm_device *dev)
  1443. {
  1444.         /* assert reset for at least 20 usec */
  1445.         pci_write_config_byte(dev->pdev, I915_GDRST, GRDOM_RESET_ENABLE);
  1446.         udelay(20);
  1447.         pci_write_config_byte(dev->pdev, I915_GDRST, 0);
  1448.  
  1449.         return wait_for(i915_reset_complete(dev), 500);
  1450. }
  1451.  
  1452. static int g4x_reset_complete(struct drm_device *dev)
  1453. {
  1454.         u8 gdrst;
  1455.         pci_read_config_byte(dev->pdev, I915_GDRST, &gdrst);
  1456.         return (gdrst & GRDOM_RESET_ENABLE) == 0;
  1457. }
  1458.  
  1459. static int g33_do_reset(struct drm_device *dev)
  1460. {
  1461.         pci_write_config_byte(dev->pdev, I915_GDRST, GRDOM_RESET_ENABLE);
  1462.         return wait_for(g4x_reset_complete(dev), 500);
  1463. }
  1464.  
  1465. static int g4x_do_reset(struct drm_device *dev)
  1466. {
  1467.         struct drm_i915_private *dev_priv = dev->dev_private;
  1468.         int ret;
  1469.  
  1470.         pci_write_config_byte(dev->pdev, I915_GDRST,
  1471.                               GRDOM_RENDER | GRDOM_RESET_ENABLE);
  1472.         ret =  wait_for(g4x_reset_complete(dev), 500);
  1473.         if (ret)
  1474.                 return ret;
  1475.  
  1476.         /* WaVcpClkGateDisableForMediaReset:ctg,elk */
  1477.         I915_WRITE(VDECCLK_GATE_D, I915_READ(VDECCLK_GATE_D) | VCP_UNIT_CLOCK_GATE_DISABLE);
  1478.         POSTING_READ(VDECCLK_GATE_D);
  1479.  
  1480.         pci_write_config_byte(dev->pdev, I915_GDRST,
  1481.                               GRDOM_MEDIA | GRDOM_RESET_ENABLE);
  1482.         ret =  wait_for(g4x_reset_complete(dev), 500);
  1483.         if (ret)
  1484.                 return ret;
  1485.  
  1486.         /* WaVcpClkGateDisableForMediaReset:ctg,elk */
  1487.         I915_WRITE(VDECCLK_GATE_D, I915_READ(VDECCLK_GATE_D) & ~VCP_UNIT_CLOCK_GATE_DISABLE);
  1488.         POSTING_READ(VDECCLK_GATE_D);
  1489.  
  1490.         pci_write_config_byte(dev->pdev, I915_GDRST, 0);
  1491.  
  1492.         return 0;
  1493. }
  1494.  
  1495. static int ironlake_do_reset(struct drm_device *dev)
  1496. {
  1497.         struct drm_i915_private *dev_priv = dev->dev_private;
  1498.         int ret;
  1499.  
  1500.         I915_WRITE(ILK_GDSR,
  1501.                    ILK_GRDOM_RENDER | ILK_GRDOM_RESET_ENABLE);
  1502.         ret = wait_for((I915_READ(ILK_GDSR) &
  1503.                         ILK_GRDOM_RESET_ENABLE) == 0, 500);
  1504.         if (ret)
  1505.                 return ret;
  1506.  
  1507.         I915_WRITE(ILK_GDSR,
  1508.                    ILK_GRDOM_MEDIA | ILK_GRDOM_RESET_ENABLE);
  1509.         ret = wait_for((I915_READ(ILK_GDSR) &
  1510.                         ILK_GRDOM_RESET_ENABLE) == 0, 500);
  1511.         if (ret)
  1512.                 return ret;
  1513.  
  1514.         I915_WRITE(ILK_GDSR, 0);
  1515.  
  1516.         return 0;
  1517. }
  1518.  
  1519. static int gen6_do_reset(struct drm_device *dev)
  1520. {
  1521.         struct drm_i915_private *dev_priv = dev->dev_private;
  1522.         int     ret;
  1523.  
  1524.         /* Reset the chip */
  1525.  
  1526.         /* GEN6_GDRST is not in the gt power well, no need to check
  1527.          * for fifo space for the write or forcewake the chip for
  1528.          * the read
  1529.          */
  1530.         __raw_i915_write32(dev_priv, GEN6_GDRST, GEN6_GRDOM_FULL);
  1531.  
  1532.         /* Spin waiting for the device to ack the reset request */
  1533.         ret = wait_for((__raw_i915_read32(dev_priv, GEN6_GDRST) & GEN6_GRDOM_FULL) == 0, 500);
  1534.  
  1535.         intel_uncore_forcewake_reset(dev, true);
  1536.  
  1537.         return ret;
  1538. }
  1539.  
  1540. static int wait_for_register(struct drm_i915_private *dev_priv,
  1541.                              i915_reg_t reg,
  1542.                              const u32 mask,
  1543.                              const u32 value,
  1544.                              const unsigned long timeout_ms)
  1545. {
  1546.         return wait_for((I915_READ(reg) & mask) == value, timeout_ms);
  1547. }
  1548.  
  1549. static int gen8_do_reset(struct drm_device *dev)
  1550. {
  1551.         struct drm_i915_private *dev_priv = dev->dev_private;
  1552.         struct intel_engine_cs *engine;
  1553.         int i;
  1554.  
  1555.         for_each_ring(engine, dev_priv, i) {
  1556.                 I915_WRITE(RING_RESET_CTL(engine->mmio_base),
  1557.                            _MASKED_BIT_ENABLE(RESET_CTL_REQUEST_RESET));
  1558.  
  1559.                 if (wait_for_register(dev_priv,
  1560.                                       RING_RESET_CTL(engine->mmio_base),
  1561.                                       RESET_CTL_READY_TO_RESET,
  1562.                                       RESET_CTL_READY_TO_RESET,
  1563.                                       700)) {
  1564.                         DRM_ERROR("%s: reset request timeout\n", engine->name);
  1565.                         goto not_ready;
  1566.                 }
  1567.         }
  1568.  
  1569.         return gen6_do_reset(dev);
  1570.  
  1571. not_ready:
  1572.         for_each_ring(engine, dev_priv, i)
  1573.                 I915_WRITE(RING_RESET_CTL(engine->mmio_base),
  1574.                            _MASKED_BIT_DISABLE(RESET_CTL_REQUEST_RESET));
  1575.  
  1576.         return -EIO;
  1577. }
  1578.  
  1579. static int (*intel_get_gpu_reset(struct drm_device *dev))(struct drm_device *)
  1580. {
  1581.         if (!i915.reset)
  1582.                 return NULL;
  1583.  
  1584.         if (INTEL_INFO(dev)->gen >= 8)
  1585.                 return gen8_do_reset;
  1586.         else if (INTEL_INFO(dev)->gen >= 6)
  1587.                 return gen6_do_reset;
  1588.         else if (IS_GEN5(dev))
  1589.                 return ironlake_do_reset;
  1590.         else if (IS_G4X(dev))
  1591.                 return g4x_do_reset;
  1592.         else if (IS_G33(dev))
  1593.                 return g33_do_reset;
  1594.         else if (INTEL_INFO(dev)->gen >= 3)
  1595.                 return i915_do_reset;
  1596.         else
  1597.                 return NULL;
  1598. }
  1599.  
  1600. int intel_gpu_reset(struct drm_device *dev)
  1601. {
  1602.         struct drm_i915_private *dev_priv = to_i915(dev);
  1603.         int (*reset)(struct drm_device *);
  1604.         int ret;
  1605.  
  1606.         reset = intel_get_gpu_reset(dev);
  1607.         if (reset == NULL)
  1608.                 return -ENODEV;
  1609.  
  1610.         /* If the power well sleeps during the reset, the reset
  1611.          * request may be dropped and never completes (causing -EIO).
  1612.          */
  1613.         intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
  1614.         ret = reset(dev);
  1615.         intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
  1616.  
  1617.         return ret;
  1618. }
  1619.  
  1620. bool intel_has_gpu_reset(struct drm_device *dev)
  1621. {
  1622.         return intel_get_gpu_reset(dev) != NULL;
  1623. }
  1624.  
  1625. bool intel_uncore_unclaimed_mmio(struct drm_i915_private *dev_priv)
  1626. {
  1627.         return check_for_unclaimed_mmio(dev_priv);
  1628. }
  1629.  
  1630. bool
  1631. intel_uncore_arm_unclaimed_mmio_detection(struct drm_i915_private *dev_priv)
  1632. {
  1633.         if (unlikely(i915.mmio_debug ||
  1634.                      dev_priv->uncore.unclaimed_mmio_check <= 0))
  1635.                 return false;
  1636.  
  1637.         if (unlikely(intel_uncore_unclaimed_mmio(dev_priv))) {
  1638.                 DRM_DEBUG("Unclaimed register detected, "
  1639.                           "enabling oneshot unclaimed register reporting. "
  1640.                           "Please use i915.mmio_debug=N for more information.\n");
  1641.                 i915.mmio_debug++;
  1642.                 dev_priv->uncore.unclaimed_mmio_check--;
  1643.                 return true;
  1644.         }
  1645.  
  1646.         return false;
  1647. }
  1648.