Subversion Repositories Kolibri OS

Rev

Rev 2326 | Rev 2330 | Go to most recent revision | Blame | Compare with Previous | Last modification | View Log | Download | RSS feed

  1. /* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
  2.  */
  3. /*
  4.  *
  5.  * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  6.  * All Rights Reserved.
  7.  *
  8.  * Permission is hereby granted, free of charge, to any person obtaining a
  9.  * copy of this software and associated documentation files (the
  10.  * "Software"), to deal in the Software without restriction, including
  11.  * without limitation the rights to use, copy, modify, merge, publish,
  12.  * distribute, sub license, and/or sell copies of the Software, and to
  13.  * permit persons to whom the Software is furnished to do so, subject to
  14.  * the following conditions:
  15.  *
  16.  * The above copyright notice and this permission notice (including the
  17.  * next paragraph) shall be included in all copies or substantial portions
  18.  * of the Software.
  19.  *
  20.  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  21.  * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  22.  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  23.  * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  24.  * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  25.  * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  26.  * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  27.  *
  28.  */
  29.  
  30. #ifndef _I915_DRV_H_
  31. #define _I915_DRV_H_
  32.  
  33. #include "i915_reg.h"
  34. #include "intel_bios.h"
  35. #include "intel_ringbuffer.h"
  36. //#include <linux/io-mapping.h>
  37. //#include <linux/i2c.h>
  38. //#include <drm/intel-gtt.h>
  39. //#include <linux/backlight.h>
  40.  
  41. #include <linux/spinlock.h>
  42.  
  43. /* General customization:
  44.  */
  45.  
  46. #define I915_TILING_NONE    0
  47.  
  48.  
  49. #define DRIVER_AUTHOR           "Tungsten Graphics, Inc."
  50.  
  51. #define DRIVER_NAME             "i915"
  52. #define DRIVER_DESC             "Intel Graphics"
  53. #define DRIVER_DATE             "20080730"
  54.  
  55. enum pipe {
  56.         PIPE_A = 0,
  57.         PIPE_B,
  58.         PIPE_C,
  59.         I915_MAX_PIPES
  60. };
  61. #define pipe_name(p) ((p) + 'A')
  62.  
  63. enum plane {
  64.         PLANE_A = 0,
  65.         PLANE_B,
  66.         PLANE_C,
  67. };
  68. #define plane_name(p) ((p) + 'A')
  69.  
  70. #define I915_GEM_GPU_DOMAINS    (~(I915_GEM_DOMAIN_CPU | I915_GEM_DOMAIN_GTT))
  71.  
  72. #define for_each_pipe(p) for ((p) = 0; (p) < dev_priv->num_pipe; (p)++)
  73.  
  74. /* Interface history:
  75.  *
  76.  * 1.1: Original.
  77.  * 1.2: Add Power Management
  78.  * 1.3: Add vblank support
  79.  * 1.4: Fix cmdbuffer path, add heap destroy
  80.  * 1.5: Add vblank pipe configuration
  81.  * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
  82.  *      - Support vertical blank on secondary display pipe
  83.  */
  84. #define DRIVER_MAJOR            1
  85. #define DRIVER_MINOR            6
  86. #define DRIVER_PATCHLEVEL       0
  87.  
  88. #define WATCH_COHERENCY 0
  89. #define WATCH_LISTS     0
  90.  
  91. #define I915_GEM_PHYS_CURSOR_0 1
  92. #define I915_GEM_PHYS_CURSOR_1 2
  93. #define I915_GEM_PHYS_OVERLAY_REGS 3
  94. #define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
  95.  
  96. struct mem_block {
  97.         struct mem_block *next;
  98.         struct mem_block *prev;
  99.         int start;
  100.         int size;
  101.         struct drm_file *file_priv; /* NULL: free, -1: heap, other: real files */
  102. };
  103.  
  104. struct opregion_header;
  105. struct opregion_acpi;
  106. struct opregion_swsci;
  107. struct opregion_asle;
  108.  
  109. struct intel_opregion {
  110.         struct opregion_header *header;
  111.         struct opregion_acpi *acpi;
  112.         struct opregion_swsci *swsci;
  113.         struct opregion_asle *asle;
  114.         void *vbt;
  115.         u32 __iomem *lid_state;
  116. };
  117. #define OPREGION_SIZE            (8*1024)
  118.  
  119. struct intel_overlay;
  120. struct intel_overlay_error_state;
  121.  
  122.  
  123. #define I915_FENCE_REG_NONE -1
  124.  
  125. struct drm_i915_fence_reg {
  126.         struct list_head lru_list;
  127.         struct drm_i915_gem_object *obj;
  128.         uint32_t setup_seqno;
  129. };
  130.  
  131. struct sdvo_device_mapping {
  132.         u8 initialized;
  133.         u8 dvo_port;
  134.         u8 slave_addr;
  135.         u8 dvo_wiring;
  136.         u8 i2c_pin;
  137.         u8 i2c_speed;
  138.         u8 ddc_pin;
  139. };
  140.  
  141. struct intel_display_error_state;
  142.  
  143. struct drm_i915_error_state {
  144.         u32 eir;
  145.         u32 pgtbl_er;
  146.         u32 pipestat[I915_MAX_PIPES];
  147.         u32 ipeir;
  148.         u32 ipehr;
  149.         u32 instdone;
  150.         u32 acthd;
  151.         u32 error; /* gen6+ */
  152.         u32 bcs_acthd; /* gen6+ blt engine */
  153.         u32 bcs_ipehr;
  154.         u32 bcs_ipeir;
  155.         u32 bcs_instdone;
  156.         u32 bcs_seqno;
  157.         u32 vcs_acthd; /* gen6+ bsd engine */
  158.         u32 vcs_ipehr;
  159.         u32 vcs_ipeir;
  160.         u32 vcs_instdone;
  161.         u32 vcs_seqno;
  162.         u32 instpm;
  163.         u32 instps;
  164.         u32 instdone1;
  165.         u32 seqno;
  166.         u64 bbaddr;
  167.         u64 fence[16];
  168.         struct timeval time;
  169.         struct drm_i915_error_object {
  170.                 int page_count;
  171.                 u32 gtt_offset;
  172.                 u32 *pages[0];
  173.         } *ringbuffer[I915_NUM_RINGS], *batchbuffer[I915_NUM_RINGS];
  174.         struct drm_i915_error_buffer {
  175.                 u32 size;
  176.                 u32 name;
  177.                 u32 seqno;
  178.                 u32 gtt_offset;
  179.                 u32 read_domains;
  180.                 u32 write_domain;
  181.                 s32 fence_reg:5;
  182.                 s32 pinned:2;
  183.                 u32 tiling:2;
  184.                 u32 dirty:1;
  185.                 u32 purgeable:1;
  186.                 u32 ring:4;
  187.                 u32 cache_level:2;
  188.         } *active_bo, *pinned_bo;
  189.         u32 active_bo_count, pinned_bo_count;
  190.         struct intel_overlay_error_state *overlay;
  191.         struct intel_display_error_state *display;
  192. };
  193.  
  194. struct drm_i915_display_funcs {
  195.         void (*dpms)(struct drm_crtc *crtc, int mode);
  196.         bool (*fbc_enabled)(struct drm_device *dev);
  197.         void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
  198.         void (*disable_fbc)(struct drm_device *dev);
  199.         int (*get_display_clock_speed)(struct drm_device *dev);
  200.         int (*get_fifo_size)(struct drm_device *dev, int plane);
  201.         void (*update_wm)(struct drm_device *dev);
  202.         int (*crtc_mode_set)(struct drm_crtc *crtc,
  203.                              struct drm_display_mode *mode,
  204.                              struct drm_display_mode *adjusted_mode,
  205.                              int x, int y,
  206.                              struct drm_framebuffer *old_fb);
  207.         void (*fdi_link_train)(struct drm_crtc *crtc);
  208.         void (*init_clock_gating)(struct drm_device *dev);
  209.         void (*init_pch_clock_gating)(struct drm_device *dev);
  210.         int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
  211.                           struct drm_framebuffer *fb,
  212.                           struct drm_i915_gem_object *obj);
  213.         int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb,
  214.                             int x, int y);
  215.         /* clock updates for mode set */
  216.         /* cursor updates */
  217.         /* render clock increase/decrease */
  218.         /* display clock increase/decrease */
  219.         /* pll clock increase/decrease */
  220. };
  221.  
  222. struct intel_device_info {
  223.         u8 gen;
  224.         u8 is_mobile : 1;
  225.         u8 is_i85x : 1;
  226.         u8 is_i915g : 1;
  227.         u8 is_i945gm : 1;
  228.         u8 is_g33 : 1;
  229.         u8 need_gfx_hws : 1;
  230.         u8 is_g4x : 1;
  231.         u8 is_pineview : 1;
  232.         u8 is_broadwater : 1;
  233.         u8 is_crestline : 1;
  234.         u8 is_ivybridge : 1;
  235.         u8 has_fbc : 1;
  236.         u8 has_pipe_cxsr : 1;
  237.         u8 has_hotplug : 1;
  238.         u8 cursor_needs_physical : 1;
  239.         u8 has_overlay : 1;
  240.         u8 overlay_needs_physical : 1;
  241.         u8 supports_tv : 1;
  242.         u8 has_bsd_ring : 1;
  243.         u8 has_blt_ring : 1;
  244. };
  245.  
  246. enum no_fbc_reason {
  247.         FBC_NO_OUTPUT, /* no outputs enabled to compress */
  248.         FBC_STOLEN_TOO_SMALL, /* not enough space to hold compressed buffers */
  249.         FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
  250.         FBC_MODE_TOO_LARGE, /* mode too large for compression */
  251.         FBC_BAD_PLANE, /* fbc not supported on plane */
  252.         FBC_NOT_TILED, /* buffer not tiled */
  253.         FBC_MULTIPLE_PIPES, /* more than one pipe active */
  254.         FBC_MODULE_PARAM,
  255. };
  256.  
  257. enum intel_pch {
  258.         PCH_IBX,        /* Ibexpeak PCH */
  259.         PCH_CPT,        /* Cougarpoint PCH */
  260. };
  261.  
  262. #define QUIRK_PIPEA_FORCE (1<<0)
  263. #define QUIRK_LVDS_SSC_DISABLE (1<<1)
  264.  
  265. struct intel_fbdev;
  266. struct intel_fbc_work;
  267.  
  268.  
  269. typedef struct drm_i915_private {
  270.         struct drm_device *dev;
  271.  
  272.         const struct intel_device_info *info;
  273.  
  274.         int has_gem;
  275.         int relative_constants_mode;
  276.  
  277.         void __iomem *regs;
  278.         u32 gt_fifo_count;
  279.  
  280.     struct intel_gmbus {
  281.         struct i2c_adapter adapter;
  282.         struct i2c_adapter *force_bit;
  283.         u32 reg0;
  284.     } *gmbus;
  285.  
  286.         struct pci_dev *bridge_dev;
  287.     struct intel_ring_buffer ring[I915_NUM_RINGS];
  288.         uint32_t next_seqno;
  289.  
  290.     drm_dma_handle_t *status_page_dmah;
  291. //   uint32_t counter;
  292. //   drm_local_map_t hws_map;
  293. //   struct drm_i915_gem_object *pwrctx;
  294. //   struct drm_i915_gem_object *renderctx;
  295.  
  296. //   struct resource mch_res;
  297.  
  298.         unsigned int cpp;
  299.         int back_offset;
  300.         int front_offset;
  301.         int current_page;
  302.         int page_flipping;
  303.  
  304.         atomic_t irq_received;
  305.  
  306.         /* protects the irq masks */
  307.         spinlock_t irq_lock;
  308.         /** Cached value of IMR to avoid reads in updating the bitfield */
  309.         u32 pipestat[2];
  310.         u32 irq_mask;
  311.         u32 gt_irq_mask;
  312.         u32 pch_irq_mask;
  313.  
  314.         u32 hotplug_supported_mask;
  315. //   struct work_struct hotplug_work;
  316.  
  317.         int tex_lru_log_granularity;
  318.         int allow_batchbuffer;
  319.         struct mem_block *agp_heap;
  320.         unsigned int sr01, adpa, ppcr, dvob, dvoc, lvds;
  321.         int vblank_pipe;
  322.         int num_pipe;
  323.  
  324.         /* For hangcheck timer */
  325. #define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
  326. //   struct timer_list hangcheck_timer;
  327.         int hangcheck_count;
  328.         uint32_t last_acthd;
  329.         uint32_t last_instdone;
  330.         uint32_t last_instdone1;
  331.  
  332.         unsigned long cfb_size;
  333.         unsigned int cfb_fb;
  334.         enum plane cfb_plane;
  335.         int cfb_y;
  336. //   struct intel_fbc_work *fbc_work;
  337.  
  338.     struct intel_opregion opregion;
  339.  
  340.         /* overlay */
  341. //   struct intel_overlay *overlay;
  342.  
  343.         /* LVDS info */
  344.         int backlight_level;  /* restore backlight to this value */
  345.         bool backlight_enabled;
  346.         struct drm_display_mode *panel_fixed_mode;
  347.         struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
  348.         struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
  349.  
  350.         /* Feature bits from the VBIOS */
  351.         unsigned int int_tv_support:1;
  352.         unsigned int lvds_dither:1;
  353.         unsigned int lvds_vbt:1;
  354.         unsigned int int_crt_support:1;
  355.         unsigned int lvds_use_ssc:1;
  356.         int lvds_ssc_freq;
  357.         struct {
  358.                 int rate;
  359.                 int lanes;
  360.                 int preemphasis;
  361.                 int vswing;
  362.  
  363.                 bool initialized;
  364.                 bool support;
  365.                 int bpp;
  366.         struct edp_power_seq pps;
  367.         } edp;
  368.         bool no_aux_handshake;
  369.  
  370. //   struct notifier_block lid_notifier;
  371.  
  372.         int crt_ddc_pin;
  373.     struct drm_i915_fence_reg fence_regs[16]; /* assume 965 */
  374.         int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
  375.         int num_fence_regs; /* 8 on pre-965, 16 otherwise */
  376.  
  377.         unsigned int fsb_freq, mem_freq, is_ddr3;
  378.  
  379.         spinlock_t error_lock;
  380. //   struct drm_i915_error_state *first_error;
  381. //   struct work_struct error_work;
  382. //   struct completion error_completion;
  383. //   struct workqueue_struct *wq;
  384.  
  385.         /* Display functions */
  386.     struct drm_i915_display_funcs display;
  387.  
  388.         /* PCH chipset type */
  389.         enum intel_pch pch_type;
  390.  
  391.         unsigned long quirks;
  392.  
  393.         /* Register state */
  394.         bool modeset_on_lid;
  395.         u8 saveLBB;
  396.         u32 saveDSPACNTR;
  397.         u32 saveDSPBCNTR;
  398.         u32 saveDSPARB;
  399.         u32 saveHWS;
  400.         u32 savePIPEACONF;
  401.         u32 savePIPEBCONF;
  402.         u32 savePIPEASRC;
  403.         u32 savePIPEBSRC;
  404.         u32 saveFPA0;
  405.         u32 saveFPA1;
  406.         u32 saveDPLL_A;
  407.         u32 saveDPLL_A_MD;
  408.         u32 saveHTOTAL_A;
  409.         u32 saveHBLANK_A;
  410.         u32 saveHSYNC_A;
  411.         u32 saveVTOTAL_A;
  412.         u32 saveVBLANK_A;
  413.         u32 saveVSYNC_A;
  414.         u32 saveBCLRPAT_A;
  415.         u32 saveTRANSACONF;
  416.         u32 saveTRANS_HTOTAL_A;
  417.         u32 saveTRANS_HBLANK_A;
  418.         u32 saveTRANS_HSYNC_A;
  419.         u32 saveTRANS_VTOTAL_A;
  420.         u32 saveTRANS_VBLANK_A;
  421.         u32 saveTRANS_VSYNC_A;
  422.         u32 savePIPEASTAT;
  423.         u32 saveDSPASTRIDE;
  424.         u32 saveDSPASIZE;
  425.         u32 saveDSPAPOS;
  426.         u32 saveDSPAADDR;
  427.         u32 saveDSPASURF;
  428.         u32 saveDSPATILEOFF;
  429.         u32 savePFIT_PGM_RATIOS;
  430.         u32 saveBLC_HIST_CTL;
  431.         u32 saveBLC_PWM_CTL;
  432.         u32 saveBLC_PWM_CTL2;
  433.         u32 saveBLC_CPU_PWM_CTL;
  434.         u32 saveBLC_CPU_PWM_CTL2;
  435.         u32 saveFPB0;
  436.         u32 saveFPB1;
  437.         u32 saveDPLL_B;
  438.         u32 saveDPLL_B_MD;
  439.         u32 saveHTOTAL_B;
  440.         u32 saveHBLANK_B;
  441.         u32 saveHSYNC_B;
  442.         u32 saveVTOTAL_B;
  443.         u32 saveVBLANK_B;
  444.         u32 saveVSYNC_B;
  445.         u32 saveBCLRPAT_B;
  446.         u32 saveTRANSBCONF;
  447.         u32 saveTRANS_HTOTAL_B;
  448.         u32 saveTRANS_HBLANK_B;
  449.         u32 saveTRANS_HSYNC_B;
  450.         u32 saveTRANS_VTOTAL_B;
  451.         u32 saveTRANS_VBLANK_B;
  452.         u32 saveTRANS_VSYNC_B;
  453.         u32 savePIPEBSTAT;
  454.         u32 saveDSPBSTRIDE;
  455.         u32 saveDSPBSIZE;
  456.         u32 saveDSPBPOS;
  457.         u32 saveDSPBADDR;
  458.         u32 saveDSPBSURF;
  459.         u32 saveDSPBTILEOFF;
  460.         u32 saveVGA0;
  461.         u32 saveVGA1;
  462.         u32 saveVGA_PD;
  463.         u32 saveVGACNTRL;
  464.         u32 saveADPA;
  465.         u32 saveLVDS;
  466.         u32 savePP_ON_DELAYS;
  467.         u32 savePP_OFF_DELAYS;
  468.         u32 saveDVOA;
  469.         u32 saveDVOB;
  470.         u32 saveDVOC;
  471.         u32 savePP_ON;
  472.         u32 savePP_OFF;
  473.         u32 savePP_CONTROL;
  474.         u32 savePP_DIVISOR;
  475.         u32 savePFIT_CONTROL;
  476.         u32 save_palette_a[256];
  477.         u32 save_palette_b[256];
  478.         u32 saveDPFC_CB_BASE;
  479.         u32 saveFBC_CFB_BASE;
  480.         u32 saveFBC_LL_BASE;
  481.         u32 saveFBC_CONTROL;
  482.         u32 saveFBC_CONTROL2;
  483.         u32 saveIER;
  484.         u32 saveIIR;
  485.         u32 saveIMR;
  486.         u32 saveDEIER;
  487.         u32 saveDEIMR;
  488.         u32 saveGTIER;
  489.         u32 saveGTIMR;
  490.         u32 saveFDI_RXA_IMR;
  491.         u32 saveFDI_RXB_IMR;
  492.         u32 saveCACHE_MODE_0;
  493.         u32 saveMI_ARB_STATE;
  494.         u32 saveSWF0[16];
  495.         u32 saveSWF1[16];
  496.         u32 saveSWF2[3];
  497.         u8 saveMSR;
  498.         u8 saveSR[8];
  499.         u8 saveGR[25];
  500.         u8 saveAR_INDEX;
  501.         u8 saveAR[21];
  502.         u8 saveDACMASK;
  503.         u8 saveCR[37];
  504.         uint64_t saveFENCE[16];
  505.         u32 saveCURACNTR;
  506.         u32 saveCURAPOS;
  507.         u32 saveCURABASE;
  508.         u32 saveCURBCNTR;
  509.         u32 saveCURBPOS;
  510.         u32 saveCURBBASE;
  511.         u32 saveCURSIZE;
  512.         u32 saveDP_B;
  513.         u32 saveDP_C;
  514.         u32 saveDP_D;
  515.         u32 savePIPEA_GMCH_DATA_M;
  516.         u32 savePIPEB_GMCH_DATA_M;
  517.         u32 savePIPEA_GMCH_DATA_N;
  518.         u32 savePIPEB_GMCH_DATA_N;
  519.         u32 savePIPEA_DP_LINK_M;
  520.         u32 savePIPEB_DP_LINK_M;
  521.         u32 savePIPEA_DP_LINK_N;
  522.         u32 savePIPEB_DP_LINK_N;
  523.         u32 saveFDI_RXA_CTL;
  524.         u32 saveFDI_TXA_CTL;
  525.         u32 saveFDI_RXB_CTL;
  526.         u32 saveFDI_TXB_CTL;
  527.         u32 savePFA_CTL_1;
  528.         u32 savePFB_CTL_1;
  529.         u32 savePFA_WIN_SZ;
  530.         u32 savePFB_WIN_SZ;
  531.         u32 savePFA_WIN_POS;
  532.         u32 savePFB_WIN_POS;
  533.         u32 savePCH_DREF_CONTROL;
  534.         u32 saveDISP_ARB_CTL;
  535.         u32 savePIPEA_DATA_M1;
  536.         u32 savePIPEA_DATA_N1;
  537.         u32 savePIPEA_LINK_M1;
  538.         u32 savePIPEA_LINK_N1;
  539.         u32 savePIPEB_DATA_M1;
  540.         u32 savePIPEB_DATA_N1;
  541.         u32 savePIPEB_LINK_M1;
  542.         u32 savePIPEB_LINK_N1;
  543.         u32 saveMCHBAR_RENDER_STANDBY;
  544.         u32 savePCH_PORT_HOTPLUG;
  545.  
  546.         struct {
  547.                 /** Bridge to intel-gtt-ko */
  548.                 const struct intel_gtt *gtt;
  549.                 /** Memory allocator for GTT stolen memory */
  550. //       struct drm_mm stolen;
  551.                 /** Memory allocator for GTT */
  552. //       struct drm_mm gtt_space;
  553.                 /** List of all objects in gtt_space. Used to restore gtt
  554.                  * mappings on resume */
  555.                 struct list_head gtt_list;
  556.  
  557.                 /** Usable portion of the GTT for GEM */
  558.                 unsigned long gtt_start;
  559.                 unsigned long gtt_mappable_end;
  560.                 unsigned long gtt_end;
  561.  
  562. //       struct io_mapping *gtt_mapping;
  563.                 int gtt_mtrr;
  564.  
  565. //       struct shrinker inactive_shrinker;
  566.  
  567.                 /**
  568.                  * List of objects currently involved in rendering.
  569.                  *
  570.                  * Includes buffers having the contents of their GPU caches
  571.                  * flushed, not necessarily primitives.  last_rendering_seqno
  572.                  * represents when the rendering involved will be completed.
  573.                  *
  574.                  * A reference is held on the buffer while on this list.
  575.                  */
  576.                 struct list_head active_list;
  577.  
  578.                 /**
  579.                  * List of objects which are not in the ringbuffer but which
  580.                  * still have a write_domain which needs to be flushed before
  581.                  * unbinding.
  582.                  *
  583.                  * last_rendering_seqno is 0 while an object is in this list.
  584.                  *
  585.                  * A reference is held on the buffer while on this list.
  586.                  */
  587.                 struct list_head flushing_list;
  588.  
  589.                 /**
  590.                  * LRU list of objects which are not in the ringbuffer and
  591.                  * are ready to unbind, but are still in the GTT.
  592.                  *
  593.                  * last_rendering_seqno is 0 while an object is in this list.
  594.                  *
  595.                  * A reference is not held on the buffer while on this list,
  596.                  * as merely being GTT-bound shouldn't prevent its being
  597.                  * freed, and we'll pull it off the list in the free path.
  598.                  */
  599.                 struct list_head inactive_list;
  600.  
  601.                 /**
  602.                  * LRU list of objects which are not in the ringbuffer but
  603.                  * are still pinned in the GTT.
  604.                  */
  605.                 struct list_head pinned_list;
  606.  
  607.                 /** LRU list of objects with fence regs on them. */
  608.                 struct list_head fence_list;
  609.  
  610.                 /**
  611.                  * List of objects currently pending being freed.
  612.                  *
  613.                  * These objects are no longer in use, but due to a signal
  614.                  * we were prevented from freeing them at the appointed time.
  615.                  */
  616.                 struct list_head deferred_free_list;
  617.  
  618.                 /**
  619.                  * We leave the user IRQ off as much as possible,
  620.                  * but this means that requests will finish and never
  621.                  * be retired once the system goes idle. Set a timer to
  622.                  * fire periodically while the ring is running. When it
  623.                  * fires, go retire requests.
  624.                  */
  625. //       struct delayed_work retire_work;
  626.  
  627.                 /**
  628.                  * Are we in a non-interruptible section of code like
  629.                  * modesetting?
  630.                  */
  631.                 bool interruptible;
  632.  
  633.                 /**
  634.                  * Flag if the X Server, and thus DRM, is not currently in
  635.                  * control of the device.
  636.                  *
  637.                  * This is set between LeaveVT and EnterVT.  It needs to be
  638.                  * replaced with a semaphore.  It also needs to be
  639.                  * transitioned away from for kernel modesetting.
  640.                  */
  641.                 int suspended;
  642.  
  643.                 /**
  644.                  * Flag if the hardware appears to be wedged.
  645.                  *
  646.                  * This is set when attempts to idle the device timeout.
  647.                  * It prevents command submission from occurring and makes
  648.                  * every pending request fail
  649.                  */
  650.                 atomic_t wedged;
  651.  
  652.                 /** Bit 6 swizzling required for X tiling */
  653.                 uint32_t bit_6_swizzle_x;
  654.                 /** Bit 6 swizzling required for Y tiling */
  655.                 uint32_t bit_6_swizzle_y;
  656.  
  657.                 /* storage for physical objects */
  658. //       struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
  659.  
  660.                 /* accounting, useful for userland debugging */
  661.                 size_t gtt_total;
  662.                 size_t mappable_gtt_total;
  663.                 size_t object_memory;
  664.                 u32 object_count;
  665.         } mm;
  666.     struct sdvo_device_mapping sdvo_mappings[2];
  667.         /* indicate whether the LVDS_BORDER should be enabled or not */
  668.         unsigned int lvds_border_bits;
  669.         /* Panel fitter placement and size for Ironlake+ */
  670.         u32 pch_pf_pos, pch_pf_size;
  671.         int panel_t3, panel_t12;
  672.  
  673.     struct drm_crtc *plane_to_crtc_mapping[2];
  674.     struct drm_crtc *pipe_to_crtc_mapping[2];
  675. //   wait_queue_head_t pending_flip_queue;
  676.         bool flip_pending_is_done;
  677.  
  678.         /* Reclocking support */
  679.         bool render_reclock_avail;
  680.         bool lvds_downclock_avail;
  681.         /* indicates the reduced downclock for LVDS*/
  682.         int lvds_downclock;
  683. //   struct work_struct idle_work;
  684. //   struct timer_list idle_timer;
  685.         bool busy;
  686.         u16 orig_clock;
  687.         int child_dev_num;
  688.     struct child_device_config *child_dev;
  689.     struct drm_connector *int_lvds_connector;
  690.     struct drm_connector *int_edp_connector;
  691.  
  692.         bool mchbar_need_disable;
  693.  
  694. //   struct work_struct rps_work;
  695.         spinlock_t rps_lock;
  696.         u32 pm_iir;
  697.  
  698.         u8 cur_delay;
  699.         u8 min_delay;
  700.         u8 max_delay;
  701.         u8 fmax;
  702.         u8 fstart;
  703.  
  704.         u64 last_count1;
  705.         unsigned long last_time1;
  706.         u64 last_count2;
  707. //   struct timespec last_time2;
  708.         unsigned long gfx_power;
  709.         int c_m;
  710.         int r_t;
  711.         u8 corr;
  712.         spinlock_t *mchdev_lock;
  713.  
  714. //   enum no_fbc_reason no_fbc_reason;
  715.  
  716. //   struct drm_mm_node *compressed_fb;
  717. //   struct drm_mm_node *compressed_llb;
  718.  
  719.         unsigned long last_gpu_reset;
  720.  
  721.         /* list of fbdev register on this device */
  722. //   struct intel_fbdev *fbdev;
  723.  
  724. //   struct backlight_device *backlight;
  725.  
  726. //   struct drm_property *broadcast_rgb_property;
  727. //   struct drm_property *force_audio_property;
  728.  
  729.         atomic_t forcewake_count;
  730. } drm_i915_private_t;
  731.  
  732. enum i915_cache_level {
  733.         I915_CACHE_NONE,
  734.         I915_CACHE_LLC,
  735.         I915_CACHE_LLC_MLC, /* gen6+ */
  736. };
  737.  
  738. struct drm_i915_gem_object {
  739.     struct drm_gem_object base;
  740.  
  741.     /** Current space allocated to this object in the GTT, if any. */
  742.     struct drm_mm_node *gtt_space;
  743.     struct list_head gtt_list;
  744.  
  745.     /** This object's place on the active/flushing/inactive lists */
  746.     struct list_head ring_list;
  747.     struct list_head mm_list;
  748.     /** This object's place on GPU write list */
  749.     struct list_head gpu_write_list;
  750.     /** This object's place in the batchbuffer or on the eviction list */
  751.     struct list_head exec_list;
  752.  
  753.     /**
  754.      * This is set if the object is on the active or flushing lists
  755.      * (has pending rendering), and is not set if it's on inactive (ready
  756.      * to be unbound).
  757.      */
  758.     unsigned int active : 1;
  759.  
  760.     /**
  761.      * This is set if the object has been written to since last bound
  762.      * to the GTT
  763.      */
  764.     unsigned int dirty : 1;
  765.  
  766.     /**
  767.      * This is set if the object has been written to since the last
  768.      * GPU flush.
  769.      */
  770.     unsigned int pending_gpu_write : 1;
  771.  
  772.     /**
  773.      * Fence register bits (if any) for this object.  Will be set
  774.      * as needed when mapped into the GTT.
  775.      * Protected by dev->struct_mutex.
  776.      *
  777.      * Size: 4 bits for 16 fences + sign (for FENCE_REG_NONE)
  778.      */
  779.     signed int fence_reg : 5;
  780.  
  781.     /**
  782.      * Advice: are the backing pages purgeable?
  783.      */
  784.     unsigned int madv : 2;
  785.  
  786.     /**
  787.      * Current tiling mode for the object.
  788.      */
  789.     unsigned int tiling_mode : 2;
  790.     unsigned int tiling_changed : 1;
  791.  
  792.     /** How many users have pinned this object in GTT space. The following
  793.      * users can each hold at most one reference: pwrite/pread, pin_ioctl
  794.      * (via user_pin_count), execbuffer (objects are not allowed multiple
  795.      * times for the same batchbuffer), and the framebuffer code. When
  796.      * switching/pageflipping, the framebuffer code has at most two buffers
  797.      * pinned per crtc.
  798.      *
  799.      * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
  800.      * bits with absolutely no headroom. So use 4 bits. */
  801.     unsigned int pin_count : 4;
  802. #define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
  803.  
  804.     /**
  805.      * Is the object at the current location in the gtt mappable and
  806.      * fenceable? Used to avoid costly recalculations.
  807.      */
  808.     unsigned int map_and_fenceable : 1;
  809.  
  810.     /**
  811.      * Whether the current gtt mapping needs to be mappable (and isn't just
  812.      * mappable by accident). Track pin and fault separate for a more
  813.      * accurate mappable working set.
  814.      */
  815.     unsigned int fault_mappable : 1;
  816.     unsigned int pin_mappable : 1;
  817.  
  818.     /*
  819.      * Is the GPU currently using a fence to access this buffer,
  820.      */
  821.     unsigned int pending_fenced_gpu_access:1;
  822.     unsigned int fenced_gpu_access:1;
  823.  
  824.     unsigned int cache_level:2;
  825.  
  826.     struct page **pages;
  827.  
  828.     /**
  829.      * DMAR support
  830.      */
  831.     struct scatterlist *sg_list;
  832.     int num_sg;
  833.  
  834.     /**
  835.      * Used for performing relocations during execbuffer insertion.
  836.      */
  837.     struct hlist_node exec_node;
  838.     unsigned long exec_handle;
  839.     struct drm_i915_gem_exec_object2 *exec_entry;
  840.  
  841.     /**
  842.      * Current offset of the object in GTT space.
  843.      *
  844.      * This is the same as gtt_space->start
  845.      */
  846.     uint32_t gtt_offset;
  847.  
  848.     /** Breadcrumb of last rendering to the buffer. */
  849.     uint32_t last_rendering_seqno;
  850.     struct intel_ring_buffer *ring;
  851.  
  852.     /** Breadcrumb of last fenced GPU access to the buffer. */
  853.     uint32_t last_fenced_seqno;
  854.     struct intel_ring_buffer *last_fenced_ring;
  855.  
  856.     /** Current tiling stride for the object, if it's tiled. */
  857.     uint32_t stride;
  858.  
  859.     /** Record of address bit 17 of each page at last unbind. */
  860.     unsigned long *bit_17;
  861.  
  862.  
  863.     /**
  864.      * If present, while GEM_DOMAIN_CPU is in the read domain this array
  865.      * flags which individual pages are valid.
  866.      */
  867.     uint8_t *page_cpu_valid;
  868.  
  869.     /** User space pin count and filp owning the pin */
  870.     uint32_t user_pin_count;
  871.     struct drm_file *pin_filp;
  872.  
  873.     /** for phy allocated objects */
  874.     struct drm_i915_gem_phys_object *phys_obj;
  875.  
  876.     /**
  877.      * Number of crtcs where this object is currently the fb, but
  878.      * will be page flipped away on the next vblank.  When it
  879.      * reaches 0, dev_priv->pending_flip_queue will be woken up.
  880.      */
  881.     atomic_t pending_flip;
  882. };
  883.  
  884.  
  885. #define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
  886.  
  887. /**
  888.  * Request queue structure.
  889.  *
  890.  * The request queue allows us to note sequence numbers that have been emitted
  891.  * and may be associated with active buffers to be retired.
  892.  *
  893.  * By keeping this list, we can avoid having to do questionable
  894.  * sequence-number comparisons on buffer last_rendering_seqnos, and associate
  895.  * an emission time with seqnos for tracking how far ahead of the GPU we are.
  896.  */
  897. struct drm_i915_gem_request {
  898.         /** On Which ring this request was generated */
  899.         struct intel_ring_buffer *ring;
  900.  
  901.         /** GEM sequence number associated with this request. */
  902.         uint32_t seqno;
  903.  
  904.         /** Time at which this request was emitted, in jiffies. */
  905.         unsigned long emitted_jiffies;
  906.  
  907.         /** global list entry for this request */
  908.         struct list_head list;
  909.  
  910.         struct drm_i915_file_private *file_priv;
  911.         /** file_priv list entry for this request */
  912.         struct list_head client_list;
  913. };
  914.  
  915. struct drm_i915_file_private {
  916.         struct {
  917. //       struct spinlock lock;
  918.                 struct list_head request_list;
  919.         } mm;
  920. };
  921.  
  922. #define INTEL_INFO(dev) (((struct drm_i915_private *) (dev)->dev_private)->info)
  923.  
  924. #define IS_I830(dev)            ((dev)->pci_device == 0x3577)
  925. #define IS_845G(dev)            ((dev)->pci_device == 0x2562)
  926. #define IS_I85X(dev)            (INTEL_INFO(dev)->is_i85x)
  927. #define IS_I865G(dev)           ((dev)->pci_device == 0x2572)
  928. #define IS_I915G(dev)           (INTEL_INFO(dev)->is_i915g)
  929. #define IS_I915GM(dev)          ((dev)->pci_device == 0x2592)
  930. #define IS_I945G(dev)           ((dev)->pci_device == 0x2772)
  931. #define IS_I945GM(dev)          (INTEL_INFO(dev)->is_i945gm)
  932. #define IS_BROADWATER(dev)      (INTEL_INFO(dev)->is_broadwater)
  933. #define IS_CRESTLINE(dev)       (INTEL_INFO(dev)->is_crestline)
  934. #define IS_GM45(dev)            ((dev)->pci_device == 0x2A42)
  935. #define IS_G4X(dev)             (INTEL_INFO(dev)->is_g4x)
  936. #define IS_PINEVIEW_G(dev)      ((dev)->pci_device == 0xa001)
  937. #define IS_PINEVIEW_M(dev)      ((dev)->pci_device == 0xa011)
  938. #define IS_PINEVIEW(dev)        (INTEL_INFO(dev)->is_pineview)
  939. #define IS_G33(dev)             (INTEL_INFO(dev)->is_g33)
  940. #define IS_IRONLAKE_D(dev)      ((dev)->pci_device == 0x0042)
  941. #define IS_IRONLAKE_M(dev)      ((dev)->pci_device == 0x0046)
  942. #define IS_IVYBRIDGE(dev)       (INTEL_INFO(dev)->is_ivybridge)
  943. #define IS_MOBILE(dev)          (INTEL_INFO(dev)->is_mobile)
  944.  
  945. /*
  946.  * The genX designation typically refers to the render engine, so render
  947.  * capability related checks should use IS_GEN, while display and other checks
  948.  * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
  949.  * chips, etc.).
  950.  */
  951. #define IS_GEN2(dev)    (INTEL_INFO(dev)->gen == 2)
  952. #define IS_GEN3(dev)    (INTEL_INFO(dev)->gen == 3)
  953. #define IS_GEN4(dev)    (INTEL_INFO(dev)->gen == 4)
  954. #define IS_GEN5(dev)    (INTEL_INFO(dev)->gen == 5)
  955. #define IS_GEN6(dev)    (INTEL_INFO(dev)->gen == 6)
  956. #define IS_GEN7(dev)    (INTEL_INFO(dev)->gen == 7)
  957.  
  958. #define HAS_BSD(dev)            (INTEL_INFO(dev)->has_bsd_ring)
  959. #define HAS_BLT(dev)            (INTEL_INFO(dev)->has_blt_ring)
  960. #define I915_NEED_GFX_HWS(dev)  (INTEL_INFO(dev)->need_gfx_hws)
  961.  
  962. #define HAS_OVERLAY(dev)                (INTEL_INFO(dev)->has_overlay)
  963. #define OVERLAY_NEEDS_PHYSICAL(dev)     (INTEL_INFO(dev)->overlay_needs_physical)
  964.  
  965. /* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
  966.  * rows, which changed the alignment requirements and fence programming.
  967.  */
  968. #define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
  969.                                                       IS_I915GM(dev)))
  970. #define SUPPORTS_DIGITAL_OUTPUTS(dev)   (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
  971. #define SUPPORTS_INTEGRATED_HDMI(dev)   (IS_G4X(dev) || IS_GEN5(dev))
  972. #define SUPPORTS_INTEGRATED_DP(dev)     (IS_G4X(dev) || IS_GEN5(dev))
  973. #define SUPPORTS_EDP(dev)               (IS_IRONLAKE_M(dev))
  974. #define SUPPORTS_TV(dev)                (INTEL_INFO(dev)->supports_tv)
  975. #define I915_HAS_HOTPLUG(dev)            (INTEL_INFO(dev)->has_hotplug)
  976. /* dsparb controlled by hw only */
  977. #define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
  978.  
  979. #define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
  980. #define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
  981. #define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
  982.  
  983. #define HAS_PCH_SPLIT(dev) (IS_GEN5(dev) || IS_GEN6(dev) || IS_IVYBRIDGE(dev))
  984. #define HAS_PIPE_CONTROL(dev) (INTEL_INFO(dev)->gen >= 5)
  985.  
  986. #define INTEL_PCH_TYPE(dev) (((struct drm_i915_private *)(dev)->dev_private)->pch_type)
  987. #define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
  988. #define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
  989.  
  990. //#include "i915_trace.h"
  991.  
  992. extern int i915_max_ioctl;
  993. extern unsigned int i915_fbpercrtc;
  994. extern int i915_panel_ignore_lid;
  995. extern unsigned int i915_powersave;
  996. extern unsigned int i915_semaphores;
  997. extern unsigned int i915_lvds_downclock;
  998. extern unsigned int i915_panel_use_ssc;
  999. extern int i915_vbt_sdvo_panel_type;
  1000. extern unsigned int i915_enable_rc6;
  1001. extern unsigned int i915_enable_fbc;
  1002. extern bool i915_enable_hangcheck;
  1003.  
  1004. extern int i915_resume(struct drm_device *dev);
  1005. extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
  1006. extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
  1007.  
  1008.                                 /* i915_dma.c */
  1009. extern void i915_kernel_lost_context(struct drm_device * dev);
  1010. extern int i915_driver_load(struct drm_device *, unsigned long flags);
  1011. extern int i915_driver_unload(struct drm_device *);
  1012. extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
  1013. extern void i915_driver_lastclose(struct drm_device * dev);
  1014. extern void i915_driver_preclose(struct drm_device *dev,
  1015.                                  struct drm_file *file_priv);
  1016. extern void i915_driver_postclose(struct drm_device *dev,
  1017.                                   struct drm_file *file_priv);
  1018. extern int i915_driver_device_is_agp(struct drm_device * dev);
  1019. extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
  1020.                               unsigned long arg);
  1021. extern int i915_emit_box(struct drm_device *dev,
  1022.                          struct drm_clip_rect *box,
  1023.                          int DR1, int DR4);
  1024. extern int i915_reset(struct drm_device *dev, u8 flags);
  1025. extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
  1026. extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
  1027. extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
  1028. extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
  1029.  
  1030.  
  1031. /* i915_irq.c */
  1032. void i915_hangcheck_elapsed(unsigned long data);
  1033. void i915_handle_error(struct drm_device *dev, bool wedged);
  1034. extern int i915_irq_emit(struct drm_device *dev, void *data,
  1035.                          struct drm_file *file_priv);
  1036. extern int i915_irq_wait(struct drm_device *dev, void *data,
  1037.                          struct drm_file *file_priv);
  1038.  
  1039. extern void intel_irq_init(struct drm_device *dev);
  1040.  
  1041. extern int i915_vblank_pipe_set(struct drm_device *dev, void *data,
  1042.                                 struct drm_file *file_priv);
  1043. extern int i915_vblank_pipe_get(struct drm_device *dev, void *data,
  1044.                                 struct drm_file *file_priv);
  1045. extern int i915_vblank_swap(struct drm_device *dev, void *data,
  1046.                             struct drm_file *file_priv);
  1047.  
  1048. void
  1049. i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
  1050.  
  1051. void
  1052. i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
  1053.  
  1054. void intel_enable_asle (struct drm_device *dev);
  1055.  
  1056. #ifdef CONFIG_DEBUG_FS
  1057. extern void i915_destroy_error_state(struct drm_device *dev);
  1058. #else
  1059. #define i915_destroy_error_state(x)
  1060. #endif
  1061.  
  1062.  
  1063. /* i915_mem.c */
  1064. extern int i915_mem_alloc(struct drm_device *dev, void *data,
  1065.                           struct drm_file *file_priv);
  1066. extern int i915_mem_free(struct drm_device *dev, void *data,
  1067.                          struct drm_file *file_priv);
  1068. extern int i915_mem_init_heap(struct drm_device *dev, void *data,
  1069.                               struct drm_file *file_priv);
  1070. extern int i915_mem_destroy_heap(struct drm_device *dev, void *data,
  1071.                                  struct drm_file *file_priv);
  1072. extern void i915_mem_takedown(struct mem_block **heap);
  1073. extern void i915_mem_release(struct drm_device * dev,
  1074.                              struct drm_file *file_priv, struct mem_block *heap);
  1075. /* i915_gem.c */
  1076. int i915_gem_init_ioctl(struct drm_device *dev, void *data,
  1077.                         struct drm_file *file_priv);
  1078. int i915_gem_create_ioctl(struct drm_device *dev, void *data,
  1079.                           struct drm_file *file_priv);
  1080. int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
  1081.                          struct drm_file *file_priv);
  1082. int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
  1083.                           struct drm_file *file_priv);
  1084. int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
  1085.                         struct drm_file *file_priv);
  1086. int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
  1087.                         struct drm_file *file_priv);
  1088. int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
  1089.                               struct drm_file *file_priv);
  1090. int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
  1091.                              struct drm_file *file_priv);
  1092. int i915_gem_execbuffer(struct drm_device *dev, void *data,
  1093.                         struct drm_file *file_priv);
  1094. int i915_gem_execbuffer2(struct drm_device *dev, void *data,
  1095.                          struct drm_file *file_priv);
  1096. int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
  1097.                        struct drm_file *file_priv);
  1098. int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
  1099.                          struct drm_file *file_priv);
  1100. int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
  1101.                         struct drm_file *file_priv);
  1102. int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
  1103.                             struct drm_file *file_priv);
  1104. int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
  1105.                            struct drm_file *file_priv);
  1106. int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
  1107.                            struct drm_file *file_priv);
  1108. int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
  1109.                            struct drm_file *file_priv);
  1110. int i915_gem_set_tiling(struct drm_device *dev, void *data,
  1111.                         struct drm_file *file_priv);
  1112. int i915_gem_get_tiling(struct drm_device *dev, void *data,
  1113.                         struct drm_file *file_priv);
  1114. int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
  1115.                                 struct drm_file *file_priv);
  1116. void i915_gem_load(struct drm_device *dev);
  1117. int i915_gem_init_object(struct drm_gem_object *obj);
  1118. int __must_check i915_gem_flush_ring(struct intel_ring_buffer *ring,
  1119.                                      uint32_t invalidate_domains,
  1120.                                      uint32_t flush_domains);
  1121. struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
  1122.                                                   size_t size);
  1123. void i915_gem_free_object(struct drm_gem_object *obj);
  1124. int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
  1125.                                      uint32_t alignment,
  1126.                                      bool map_and_fenceable);
  1127. void i915_gem_object_unpin(struct drm_i915_gem_object *obj);
  1128. int __must_check i915_gem_object_unbind(struct drm_i915_gem_object *obj);
  1129. void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
  1130. void i915_gem_lastclose(struct drm_device *dev);
  1131.  
  1132. int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
  1133. int __must_check i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj);
  1134. void i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
  1135.                                     struct intel_ring_buffer *ring,
  1136.                                     u32 seqno);
  1137.  
  1138. int i915_gem_dumb_create(struct drm_file *file_priv,
  1139.                          struct drm_device *dev,
  1140.                          struct drm_mode_create_dumb *args);
  1141. int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
  1142.                       uint32_t handle, uint64_t *offset);
  1143. int i915_gem_dumb_destroy(struct drm_file *file_priv, struct drm_device *dev,
  1144.                           uint32_t handle);
  1145. /**
  1146.  * Returns true if seq1 is later than seq2.
  1147.  */
  1148. //static inline bool
  1149. //i915_seqno_passed(uint32_t seq1, uint32_t seq2)
  1150. //{
  1151. //   return (int32_t)(seq1 - seq2) >= 0;
  1152. //}
  1153.  
  1154. //static inline u32
  1155. //i915_gem_next_request_seqno(struct intel_ring_buffer *ring)
  1156. //{
  1157. //   drm_i915_private_t *dev_priv = ring->dev->dev_private;
  1158. //   return ring->outstanding_lazy_request = dev_priv->next_seqno;
  1159. //}
  1160.  
  1161. /*
  1162. void i915_gem_retire_requests(struct drm_device *dev);
  1163. void i915_gem_reset(struct drm_device *dev);
  1164. void i915_gem_clflush_object(struct drm_i915_gem_object *obj);
  1165. int __must_check i915_gem_object_set_domain(struct drm_i915_gem_object *obj,
  1166.                                             uint32_t read_domains,
  1167.                                             uint32_t write_domain);
  1168. int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
  1169. int __must_check i915_gem_init_ringbuffer(struct drm_device *dev);
  1170. void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
  1171. void i915_gem_do_init(struct drm_device *dev,
  1172.                       unsigned long start,
  1173.                       unsigned long mappable_end,
  1174.                       unsigned long end);
  1175. int __must_check i915_gpu_idle(struct drm_device *dev);
  1176. int __must_check i915_gem_idle(struct drm_device *dev);
  1177. int __must_check i915_add_request(struct intel_ring_buffer *ring,
  1178.                                   struct drm_file *file,
  1179.                                   struct drm_i915_gem_request *request);
  1180. int __must_check i915_wait_request(struct intel_ring_buffer *ring,
  1181.                                    uint32_t seqno);
  1182. int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
  1183. int __must_check
  1184. i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
  1185.                                   bool write);
  1186. int __must_check
  1187. i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
  1188.                                      u32 alignment,
  1189.                                      struct intel_ring_buffer *pipelined);
  1190. int i915_gem_attach_phys_object(struct drm_device *dev,
  1191.                                 struct drm_i915_gem_object *obj,
  1192.                                 int id,
  1193.                                 int align);
  1194. void i915_gem_detach_phys_object(struct drm_device *dev,
  1195.                                  struct drm_i915_gem_object *obj);
  1196. void i915_gem_free_all_phys_object(struct drm_device *dev);
  1197. void i915_gem_release(struct drm_device *dev, struct drm_file *file);
  1198.  
  1199. uint32_t
  1200. i915_gem_get_unfenced_gtt_alignment(struct drm_device *dev,
  1201.                                     uint32_t size,
  1202.                                     int tiling_mode);
  1203.  
  1204. int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
  1205.                                     enum i915_cache_level cache_level);
  1206. */
  1207.  
  1208. /* i915_gem_gtt.c */
  1209. void i915_gem_restore_gtt_mappings(struct drm_device *dev);
  1210. int __must_check i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj);
  1211. void i915_gem_gtt_rebind_object(struct drm_i915_gem_object *obj,
  1212.                                 enum i915_cache_level cache_level);
  1213. void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj);
  1214.  
  1215. /* i915_gem_evict.c */
  1216. int __must_check i915_gem_evict_something(struct drm_device *dev, int min_size,
  1217.                                           unsigned alignment, bool mappable);
  1218. int __must_check i915_gem_evict_everything(struct drm_device *dev,
  1219.                                            bool purgeable_only);
  1220. int __must_check i915_gem_evict_inactive(struct drm_device *dev,
  1221.                                          bool purgeable_only);
  1222.  
  1223. /* i915_gem_tiling.c */
  1224. void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
  1225. void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
  1226. void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
  1227.  
  1228. /* i915_gem_debug.c */
  1229. void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
  1230.                           const char *where, uint32_t mark);
  1231. #if WATCH_LISTS
  1232. int i915_verify_lists(struct drm_device *dev);
  1233. #else
  1234. #define i915_verify_lists(dev) 0
  1235. #endif
  1236. void i915_gem_object_check_coherency(struct drm_i915_gem_object *obj,
  1237.                                      int handle);
  1238. void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
  1239.                           const char *where, uint32_t mark);
  1240.  
  1241. /* i915_debugfs.c */
  1242. int i915_debugfs_init(struct drm_minor *minor);
  1243. void i915_debugfs_cleanup(struct drm_minor *minor);
  1244.  
  1245. /* i915_suspend.c */
  1246. extern int i915_save_state(struct drm_device *dev);
  1247. extern int i915_restore_state(struct drm_device *dev);
  1248.  
  1249. /* i915_suspend.c */
  1250. extern int i915_save_state(struct drm_device *dev);
  1251. extern int i915_restore_state(struct drm_device *dev);
  1252.  
  1253. /* intel_i2c.c */
  1254. extern int intel_setup_gmbus(struct drm_device *dev);
  1255. extern void intel_teardown_gmbus(struct drm_device *dev);
  1256. extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
  1257. extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
  1258.  
  1259. //extern inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
  1260. //{
  1261. //   return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
  1262. //}
  1263.  
  1264. extern void intel_i2c_reset(struct drm_device *dev);
  1265.  
  1266. /* intel_opregion.c */
  1267. extern int intel_opregion_setup(struct drm_device *dev);
  1268. #ifdef CONFIG_ACPI
  1269. extern void intel_opregion_init(struct drm_device *dev);
  1270. extern void intel_opregion_fini(struct drm_device *dev);
  1271. extern void intel_opregion_asle_intr(struct drm_device *dev);
  1272. extern void intel_opregion_gse_intr(struct drm_device *dev);
  1273. extern void intel_opregion_enable_asle(struct drm_device *dev);
  1274. #else
  1275. static inline void intel_opregion_init(struct drm_device *dev) { return; }
  1276. static inline void intel_opregion_fini(struct drm_device *dev) { return; }
  1277. static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
  1278. static inline void intel_opregion_gse_intr(struct drm_device *dev) { return; }
  1279. static inline void intel_opregion_enable_asle(struct drm_device *dev) { return; }
  1280. #endif
  1281.  
  1282. /* intel_acpi.c */
  1283. #ifdef CONFIG_ACPI
  1284. extern void intel_register_dsm_handler(void);
  1285. extern void intel_unregister_dsm_handler(void);
  1286. #else
  1287. static inline void intel_register_dsm_handler(void) { return; }
  1288. static inline void intel_unregister_dsm_handler(void) { return; }
  1289. #endif /* CONFIG_ACPI */
  1290.  
  1291. /* modesetting */
  1292. extern void intel_modeset_init(struct drm_device *dev);
  1293. extern void intel_modeset_gem_init(struct drm_device *dev);
  1294. extern void intel_modeset_cleanup(struct drm_device *dev);
  1295. extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
  1296. extern bool intel_fbc_enabled(struct drm_device *dev);
  1297. extern void intel_disable_fbc(struct drm_device *dev);
  1298. extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
  1299. extern void ironlake_enable_rc6(struct drm_device *dev);
  1300. extern void gen6_set_rps(struct drm_device *dev, u8 val);
  1301. extern void intel_detect_pch (struct drm_device *dev);
  1302. extern int intel_trans_dp_port_sel (struct drm_crtc *crtc);
  1303.  
  1304. /* overlay */
  1305. #ifdef CONFIG_DEBUG_FS
  1306. extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
  1307. extern void intel_overlay_print_error_state(struct seq_file *m, struct intel_overlay_error_state *error);
  1308.  
  1309. extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
  1310. extern void intel_display_print_error_state(struct seq_file *m,
  1311.                                             struct drm_device *dev,
  1312.                                             struct intel_display_error_state *error);
  1313. #endif
  1314.  
  1315. #define LP_RING(d) (&((struct drm_i915_private *)(d))->ring[RCS])
  1316.  
  1317. #define BEGIN_LP_RING(n) \
  1318.         intel_ring_begin(LP_RING(dev_priv), (n))
  1319.  
  1320. #define OUT_RING(x) \
  1321.         intel_ring_emit(LP_RING(dev_priv), x)
  1322.  
  1323. #define ADVANCE_LP_RING() \
  1324.         intel_ring_advance(LP_RING(dev_priv))
  1325.  
  1326. /**
  1327.  * Lock test for when it's just for synchronization of ring access.
  1328.  *
  1329.  * In that case, we don't need to do it when GEM is initialized as nobody else
  1330.  * has access to the ring.
  1331.  */
  1332. #define RING_LOCK_TEST_WITH_RETURN(dev, file) do {                      \
  1333.         if (LP_RING(dev->dev_private)->obj == NULL)                     \
  1334.                 LOCK_TEST_WITH_RETURN(dev, file);                       \
  1335. } while (0)
  1336.  
  1337. /* On SNB platform, before reading ring registers forcewake bit
  1338.  * must be set to prevent GT core from power down and stale values being
  1339.  * returned.
  1340.  */
  1341. void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
  1342. void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
  1343. void __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv);
  1344.  
  1345. /* We give fast paths for the really cool registers */
  1346. #define NEEDS_FORCE_WAKE(dev_priv, reg) \
  1347.         (((dev_priv)->info->gen >= 6) && \
  1348.         ((reg) < 0x40000) && \
  1349.         ((reg) != FORCEWAKE))
  1350.  
  1351. #define __i915_read(x, y) \
  1352. static inline u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg) { \
  1353.         u##x val = 0; \
  1354.         if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
  1355.                 gen6_gt_force_wake_get(dev_priv); \
  1356.                 val = read##y(dev_priv->regs + reg); \
  1357.                 gen6_gt_force_wake_put(dev_priv); \
  1358.         } else { \
  1359.                 val = read##y(dev_priv->regs + reg); \
  1360.         } \
  1361. /*   trace_i915_reg_rw(false, reg, val, sizeof(val)); */\
  1362.         return val; \
  1363. }
  1364.  
  1365. __i915_read(8, b)
  1366. __i915_read(16, w)
  1367. __i915_read(32, l)
  1368. __i915_read(64, q)
  1369. #undef __i915_read
  1370.  
  1371. #define __i915_write(x, y) \
  1372. static inline void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val) { \
  1373. /*   trace_i915_reg_rw(true, reg, val, sizeof(val));*/ \
  1374.         if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
  1375.                 __gen6_gt_wait_for_fifo(dev_priv); \
  1376.         } \
  1377.         write##y(val, dev_priv->regs + reg); \
  1378. }
  1379. __i915_write(8, b)
  1380. __i915_write(16, w)
  1381. __i915_write(32, l)
  1382. __i915_write(64, q)
  1383. #undef __i915_write
  1384.  
  1385. #define I915_READ8(reg)         i915_read8(dev_priv, (reg))
  1386. #define I915_WRITE8(reg, val)   i915_write8(dev_priv, (reg), (val))
  1387.  
  1388. #define I915_READ16(reg)        i915_read16(dev_priv, (reg))
  1389. #define I915_WRITE16(reg, val)  i915_write16(dev_priv, (reg), (val))
  1390. #define I915_READ16_NOTRACE(reg)        readw(dev_priv->regs + (reg))
  1391. #define I915_WRITE16_NOTRACE(reg, val)  writew(val, dev_priv->regs + (reg))
  1392.  
  1393. #define I915_READ(reg)          i915_read32(dev_priv, (reg))
  1394. #define I915_WRITE(reg, val)    i915_write32(dev_priv, (reg), (val))
  1395. #define I915_READ_NOTRACE(reg)          readl(dev_priv->regs + (reg))
  1396. #define I915_WRITE_NOTRACE(reg, val)    writel(val, dev_priv->regs + (reg))
  1397.  
  1398. #define I915_WRITE64(reg, val)  i915_write64(dev_priv, (reg), (val))
  1399. #define I915_READ64(reg)        i915_read64(dev_priv, (reg))
  1400.  
  1401. #define POSTING_READ(reg)       (void)I915_READ_NOTRACE(reg)
  1402. #define POSTING_READ16(reg)     (void)I915_READ16_NOTRACE(reg)
  1403.  
  1404.  
  1405. #endif
  1406.