Subversion Repositories Kolibri OS

Rev

Rev 6110 | Blame | Compare with Previous | Last modification | View Log | RSS feed

  1. /*
  2.  * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  3.  * All Rights Reserved.
  4.  *
  5.  * Permission is hereby granted, free of charge, to any person obtaining a
  6.  * copy of this software and associated documentation files (the
  7.  * "Software"), to deal in the Software without restriction, including
  8.  * without limitation the rights to use, copy, modify, merge, publish,
  9.  * distribute, sub license, and/or sell copies of the Software, and to
  10.  * permit persons to whom the Software is furnished to do so, subject to
  11.  * the following conditions:
  12.  *
  13.  * The above copyright notice and this permission notice (including the
  14.  * next paragraph) shall be included in all copies or substantial portions
  15.  * of the Software.
  16.  *
  17.  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  18.  * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  19.  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  20.  * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  21.  * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  22.  * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  23.  * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  24.  *
  25.  */
  26.  
  27. #ifndef _I915_DRM_H_
  28. #define _I915_DRM_H_
  29.  
  30. #include "drm.h"
  31.  
  32. /* Please note that modifications to all structs defined here are
  33.  * subject to backwards-compatibility constraints.
  34.  */
  35.  
  36. /**
  37.  * DOC: uevents generated by i915 on it's device node
  38.  *
  39.  * I915_L3_PARITY_UEVENT - Generated when the driver receives a parity mismatch
  40.  *      event from the gpu l3 cache. Additional information supplied is ROW,
  41.  *      BANK, SUBBANK, SLICE of the affected cacheline. Userspace should keep
  42.  *      track of these events and if a specific cache-line seems to have a
  43.  *      persistent error remap it with the l3 remapping tool supplied in
  44.  *      intel-gpu-tools.  The value supplied with the event is always 1.
  45.  *
  46.  * I915_ERROR_UEVENT - Generated upon error detection, currently only via
  47.  *      hangcheck. The error detection event is a good indicator of when things
  48.  *      began to go badly. The value supplied with the event is a 1 upon error
  49.  *      detection, and a 0 upon reset completion, signifying no more error
  50.  *      exists. NOTE: Disabling hangcheck or reset via module parameter will
  51.  *      cause the related events to not be seen.
  52.  *
  53.  * I915_RESET_UEVENT - Event is generated just before an attempt to reset the
  54.  *      the GPU. The value supplied with the event is always 1. NOTE: Disable
  55.  *      reset via module parameter will cause this event to not be seen.
  56.  */
  57. #define I915_L3_PARITY_UEVENT           "L3_PARITY_ERROR"
  58. #define I915_ERROR_UEVENT               "ERROR"
  59. #define I915_RESET_UEVENT               "RESET"
  60.  
  61. /* Each region is a minimum of 16k, and there are at most 255 of them.
  62.  */
  63. #define I915_NR_TEX_REGIONS 255 /* table size 2k - maximum due to use
  64.                                  * of chars for next/prev indices */
  65. #define I915_LOG_MIN_TEX_REGION_SIZE 14
  66.  
  67. typedef struct _drm_i915_init {
  68.         enum {
  69.                 I915_INIT_DMA = 0x01,
  70.                 I915_CLEANUP_DMA = 0x02,
  71.                 I915_RESUME_DMA = 0x03
  72.         } func;
  73.         unsigned int mmio_offset;
  74.         int sarea_priv_offset;
  75.         unsigned int ring_start;
  76.         unsigned int ring_end;
  77.         unsigned int ring_size;
  78.         unsigned int front_offset;
  79.         unsigned int back_offset;
  80.         unsigned int depth_offset;
  81.         unsigned int w;
  82.         unsigned int h;
  83.         unsigned int pitch;
  84.         unsigned int pitch_bits;
  85.         unsigned int back_pitch;
  86.         unsigned int depth_pitch;
  87.         unsigned int cpp;
  88.         unsigned int chipset;
  89. } drm_i915_init_t;
  90.  
  91. typedef struct _drm_i915_sarea {
  92.         struct drm_tex_region texList[I915_NR_TEX_REGIONS + 1];
  93.         int last_upload;        /* last time texture was uploaded */
  94.         int last_enqueue;       /* last time a buffer was enqueued */
  95.         int last_dispatch;      /* age of the most recently dispatched buffer */
  96.         int ctxOwner;           /* last context to upload state */
  97.         int texAge;
  98.         int pf_enabled;         /* is pageflipping allowed? */
  99.         int pf_active;
  100.         int pf_current_page;    /* which buffer is being displayed? */
  101.         int perf_boxes;         /* performance boxes to be displayed */
  102.         int width, height;      /* screen size in pixels */
  103.  
  104.         drm_handle_t front_handle;
  105.         int front_offset;
  106.         int front_size;
  107.  
  108.         drm_handle_t back_handle;
  109.         int back_offset;
  110.         int back_size;
  111.  
  112.         drm_handle_t depth_handle;
  113.         int depth_offset;
  114.         int depth_size;
  115.  
  116.         drm_handle_t tex_handle;
  117.         int tex_offset;
  118.         int tex_size;
  119.         int log_tex_granularity;
  120.         int pitch;
  121.         int rotation;           /* 0, 90, 180 or 270 */
  122.         int rotated_offset;
  123.         int rotated_size;
  124.         int rotated_pitch;
  125.         int virtualX, virtualY;
  126.  
  127.         unsigned int front_tiled;
  128.         unsigned int back_tiled;
  129.         unsigned int depth_tiled;
  130.         unsigned int rotated_tiled;
  131.         unsigned int rotated2_tiled;
  132.  
  133.         int pipeA_x;
  134.         int pipeA_y;
  135.         int pipeA_w;
  136.         int pipeA_h;
  137.         int pipeB_x;
  138.         int pipeB_y;
  139.         int pipeB_w;
  140.         int pipeB_h;
  141.  
  142.         /* fill out some space for old userspace triple buffer */
  143.         drm_handle_t unused_handle;
  144.         __u32 unused1, unused2, unused3;
  145.  
  146.         /* buffer object handles for static buffers. May change
  147.          * over the lifetime of the client.
  148.          */
  149.         __u32 front_bo_handle;
  150.         __u32 back_bo_handle;
  151.         __u32 unused_bo_handle;
  152.         __u32 depth_bo_handle;
  153.  
  154. } drm_i915_sarea_t;
  155.  
  156. /* due to userspace building against these headers we need some compat here */
  157. #define planeA_x pipeA_x
  158. #define planeA_y pipeA_y
  159. #define planeA_w pipeA_w
  160. #define planeA_h pipeA_h
  161. #define planeB_x pipeB_x
  162. #define planeB_y pipeB_y
  163. #define planeB_w pipeB_w
  164. #define planeB_h pipeB_h
  165.  
  166. /* Flags for perf_boxes
  167.  */
  168. #define I915_BOX_RING_EMPTY    0x1
  169. #define I915_BOX_FLIP          0x2
  170. #define I915_BOX_WAIT          0x4
  171. #define I915_BOX_TEXTURE_LOAD  0x8
  172. #define I915_BOX_LOST_CONTEXT  0x10
  173.  
  174. /*
  175.  * i915 specific ioctls.
  176.  *
  177.  * The device specific ioctl range is [DRM_COMMAND_BASE, DRM_COMMAND_END) ie
  178.  * [0x40, 0xa0) (a0 is excluded). The numbers below are defined as offset
  179.  * against DRM_COMMAND_BASE and should be between [0x0, 0x60).
  180.  */
  181. #define DRM_I915_INIT           0x00
  182. #define DRM_I915_FLUSH          0x01
  183. #define DRM_I915_FLIP           0x02
  184. #define DRM_I915_BATCHBUFFER    0x03
  185. #define DRM_I915_IRQ_EMIT       0x04
  186. #define DRM_I915_IRQ_WAIT       0x05
  187. #define DRM_I915_GETPARAM       0x06
  188. #define DRM_I915_SETPARAM       0x07
  189. #define DRM_I915_ALLOC          0x08
  190. #define DRM_I915_FREE           0x09
  191. #define DRM_I915_INIT_HEAP      0x0a
  192. #define DRM_I915_CMDBUFFER      0x0b
  193. #define DRM_I915_DESTROY_HEAP   0x0c
  194. #define DRM_I915_SET_VBLANK_PIPE        0x0d
  195. #define DRM_I915_GET_VBLANK_PIPE        0x0e
  196. #define DRM_I915_VBLANK_SWAP    0x0f
  197. #define DRM_I915_HWS_ADDR       0x11
  198. #define DRM_I915_GEM_INIT       0x13
  199. #define DRM_I915_GEM_EXECBUFFER 0x14
  200. #define DRM_I915_GEM_PIN        0x15
  201. #define DRM_I915_GEM_UNPIN      0x16
  202. #define DRM_I915_GEM_BUSY       0x17
  203. #define DRM_I915_GEM_THROTTLE   0x18
  204. #define DRM_I915_GEM_ENTERVT    0x19
  205. #define DRM_I915_GEM_LEAVEVT    0x1a
  206. #define DRM_I915_GEM_CREATE     0x1b
  207. #define DRM_I915_GEM_PREAD      0x1c
  208. #define DRM_I915_GEM_PWRITE     0x1d
  209. #define DRM_I915_GEM_MMAP       0x1e
  210. #define DRM_I915_GEM_SET_DOMAIN 0x1f
  211. #define DRM_I915_GEM_SW_FINISH  0x20
  212. #define DRM_I915_GEM_SET_TILING 0x21
  213. #define DRM_I915_GEM_GET_TILING 0x22
  214. #define DRM_I915_GEM_GET_APERTURE 0x23
  215. #define DRM_I915_GEM_MMAP_GTT   0x24
  216. #define DRM_I915_GET_PIPE_FROM_CRTC_ID  0x25
  217. #define DRM_I915_GEM_MADVISE    0x26
  218. #define DRM_I915_OVERLAY_PUT_IMAGE      0x27
  219. #define DRM_I915_OVERLAY_ATTRS  0x28
  220. #define DRM_I915_GEM_EXECBUFFER2        0x29
  221. #define DRM_I915_GET_SPRITE_COLORKEY    0x2a
  222. #define DRM_I915_SET_SPRITE_COLORKEY    0x2b
  223. #define DRM_I915_GEM_WAIT       0x2c
  224. #define DRM_I915_GEM_CONTEXT_CREATE     0x2d
  225. #define DRM_I915_GEM_CONTEXT_DESTROY    0x2e
  226. #define DRM_I915_GEM_SET_CACHING        0x2f
  227. #define DRM_I915_GEM_GET_CACHING        0x30
  228. #define DRM_I915_REG_READ               0x31
  229. #define DRM_I915_GET_RESET_STATS        0x32
  230. #define DRM_I915_GEM_USERPTR            0x33
  231. #define DRM_I915_GEM_CONTEXT_GETPARAM   0x34
  232. #define DRM_I915_GEM_CONTEXT_SETPARAM   0x35
  233.  
  234. #define DRM_IOCTL_I915_INIT
  235. #define DRM_IOCTL_I915_FLUSH
  236. #define DRM_IOCTL_I915_FLIP
  237. #define DRM_IOCTL_I915_BATCHBUFFER
  238. #define DRM_IOCTL_I915_IRQ_EMIT
  239. #define DRM_IOCTL_I915_IRQ_WAIT
  240. #define DRM_IOCTL_I915_GETPARAM                SRV_I915_GET_PARAM
  241. #define DRM_IOCTL_I915_SETPARAM
  242. #define DRM_IOCTL_I915_ALLOC
  243. #define DRM_IOCTL_I915_FREE
  244. #define DRM_IOCTL_I915_INIT_HEAP
  245. #define DRM_IOCTL_I915_CMDBUFFER
  246. #define DRM_IOCTL_I915_DESTROY_HEAP
  247. #define DRM_IOCTL_I915_SET_VBLANK_PIPE
  248. #define DRM_IOCTL_I915_GET_VBLANK_PIPE
  249. #define DRM_IOCTL_I915_VBLANK_SWAP
  250. #define DRM_IOCTL_I915_HWS_ADDR
  251. #define DRM_IOCTL_I915_GEM_INIT
  252. #define DRM_IOCTL_I915_GEM_EXECBUFFER           SRV_I915_GEM_EXECBUFFER
  253. #define DRM_IOCTL_I915_GEM_EXECBUFFER2          SRV_I915_GEM_EXECBUFFER2
  254. #define DRM_IOCTL_I915_GEM_PIN                  SRV_I915_GEM_PIN
  255. #define DRM_IOCTL_I915_GEM_UNPIN                SRV_I915_GEM_UNPIN
  256. #define DRM_IOCTL_I915_GEM_BUSY                 SRV_I915_GEM_BUSY
  257. #define DRM_IOCTL_I915_GEM_SET_CACHEING         SRV_I915_GEM_SET_CACHING
  258. #define DRM_IOCTL_I915_GEM_GET_CACHEING         SRV_I915_GEM_GET_CACHING
  259. #define DRM_IOCTL_I915_GEM_THROTTLE             SRV_I915_GEM_THROTTLE
  260. #define DRM_IOCTL_I915_GEM_ENTERVT
  261. #define DRM_IOCTL_I915_GEM_LEAVEVT
  262. #define DRM_IOCTL_I915_GEM_CREATE               SRV_I915_GEM_CREATE
  263. #define DRM_IOCTL_I915_GEM_PREAD                SRV_I915_GEM_PREAD
  264. #define DRM_IOCTL_I915_GEM_PWRITE               SRV_I915_GEM_PWRITE
  265. #define DRM_IOCTL_I915_GEM_MMAP                 SRV_I915_GEM_MMAP
  266. #define DRM_IOCTL_I915_GEM_MMAP_GTT             SRV_I915_GEM_MMAP_GTT
  267. #define DRM_IOCTL_I915_GEM_SET_DOMAIN           SRV_I915_GEM_SET_DOMAIN
  268. #define DRM_IOCTL_I915_GEM_SW_FINISH
  269. #define DRM_IOCTL_I915_GEM_SET_TILING           SRV_I915_GEM_SET_TILING
  270. #define DRM_IOCTL_I915_GEM_GET_TILING           SRV_I915_GEM_GET_TILING
  271. #define DRM_IOCTL_I915_GEM_GET_APERTURE         SRV_I915_GEM_GET_APERTURE
  272. #define DRM_IOCTL_I915_GET_PIPE_FROM_CRTC_ID
  273. #define DRM_IOCTL_I915_GEM_MADVISE
  274. #define DRM_IOCTL_I915_OVERLAY_PUT_IMAGE
  275. #define DRM_IOCTL_I915_OVERLAY_ATTRS
  276. #define DRM_IOCTL_I915_SET_SPRITE_COLORKEY
  277. #define DRM_IOCTL_I915_GET_SPRITE_COLORKEY
  278. #define DRM_IOCTL_I915_GEM_WAIT                 SRV_I915_GEM_WAIT
  279. #define DRM_IOCTL_I915_GEM_CONTEXT_CREATE       SRV_I915_GEM_CONTEXT_CREATE
  280. #define DRM_IOCTL_I915_GEM_CONTEXT_DESTROY      SRV_I915_GEM_CONTEXT_DESTROY
  281. #define DRM_IOCTL_I915_REG_READ                 SRV_I915_REG_READ
  282.  
  283.  
  284. /* Allow drivers to submit batchbuffers directly to hardware, relying
  285.  * on the security mechanisms provided by hardware.
  286.  */
  287. typedef struct drm_i915_batchbuffer {
  288.         int start;              /* agp offset */
  289.         int used;               /* nr bytes in use */
  290.         int DR1;                /* hw flags for GFX_OP_DRAWRECT_INFO */
  291.         int DR4;                /* window origin for GFX_OP_DRAWRECT_INFO */
  292.         int num_cliprects;      /* mulitpass with multiple cliprects? */
  293.         struct drm_clip_rect *cliprects;        /* pointer to userspace cliprects */
  294. } drm_i915_batchbuffer_t;
  295.  
  296. /* As above, but pass a pointer to userspace buffer which can be
  297.  * validated by the kernel prior to sending to hardware.
  298.  */
  299. typedef struct _drm_i915_cmdbuffer {
  300.         char *buf;      /* pointer to userspace command buffer */
  301.         int sz;                 /* nr bytes in buf */
  302.         int DR1;                /* hw flags for GFX_OP_DRAWRECT_INFO */
  303.         int DR4;                /* window origin for GFX_OP_DRAWRECT_INFO */
  304.         int num_cliprects;      /* mulitpass with multiple cliprects? */
  305.         struct drm_clip_rect *cliprects;        /* pointer to userspace cliprects */
  306. } drm_i915_cmdbuffer_t;
  307.  
  308. /* Userspace can request & wait on irq's:
  309.  */
  310. typedef struct drm_i915_irq_emit {
  311.         int *irq_seq;
  312. } drm_i915_irq_emit_t;
  313.  
  314. typedef struct drm_i915_irq_wait {
  315.         int irq_seq;
  316. } drm_i915_irq_wait_t;
  317.  
  318. /* Ioctl to query kernel params:
  319.  */
  320. #define I915_PARAM_IRQ_ACTIVE            1
  321. #define I915_PARAM_ALLOW_BATCHBUFFER     2
  322. #define I915_PARAM_LAST_DISPATCH         3
  323. #define I915_PARAM_CHIPSET_ID            4
  324. #define I915_PARAM_HAS_GEM               5
  325. #define I915_PARAM_NUM_FENCES_AVAIL      6
  326. #define I915_PARAM_HAS_OVERLAY           7
  327. #define I915_PARAM_HAS_PAGEFLIPPING      8
  328. #define I915_PARAM_HAS_EXECBUF2          9
  329. #define I915_PARAM_HAS_BSD               10
  330. #define I915_PARAM_HAS_BLT               11
  331. #define I915_PARAM_HAS_RELAXED_FENCING   12
  332. #define I915_PARAM_HAS_COHERENT_RINGS    13
  333. #define I915_PARAM_HAS_EXEC_CONSTANTS    14
  334. #define I915_PARAM_HAS_RELAXED_DELTA     15
  335. #define I915_PARAM_HAS_GEN7_SOL_RESET    16
  336. #define I915_PARAM_HAS_LLC               17
  337. #define I915_PARAM_HAS_ALIASING_PPGTT    18
  338. #define I915_PARAM_HAS_WAIT_TIMEOUT      19
  339. #define I915_PARAM_HAS_SEMAPHORES        20
  340. #define I915_PARAM_HAS_PRIME_VMAP_FLUSH  21
  341. #define I915_PARAM_HAS_VEBOX             22
  342. #define I915_PARAM_HAS_SECURE_BATCHES    23
  343. #define I915_PARAM_HAS_PINNED_BATCHES    24
  344. #define I915_PARAM_HAS_EXEC_NO_RELOC     25
  345. #define I915_PARAM_HAS_EXEC_HANDLE_LUT   26
  346. #define I915_PARAM_HAS_WT                27
  347. #define I915_PARAM_CMD_PARSER_VERSION    28
  348. #define I915_PARAM_HAS_COHERENT_PHYS_GTT 29
  349. #define I915_PARAM_MMAP_VERSION          30
  350. #define I915_PARAM_HAS_BSD2              31
  351. #define I915_PARAM_REVISION              32
  352. #define I915_PARAM_SUBSLICE_TOTAL        33
  353. #define I915_PARAM_EU_TOTAL              34
  354. #define I915_PARAM_HAS_GPU_RESET         35
  355. #define I915_PARAM_HAS_RESOURCE_STREAMER 36
  356. #define I915_PARAM_HAS_EXEC_SOFTPIN      37
  357.  
  358. typedef struct drm_i915_getparam {
  359.         int param;
  360.         /*
  361.          * WARNING: Using pointers instead of fixed-size u64 means we need to write
  362.          * compat32 code. Don't repeat this mistake.
  363.          */
  364.         int *value;
  365. } drm_i915_getparam_t;
  366.  
  367. /* Ioctl to set kernel params:
  368.  */
  369. #define I915_SETPARAM_USE_MI_BATCHBUFFER_START            1
  370. #define I915_SETPARAM_TEX_LRU_LOG_GRANULARITY             2
  371. #define I915_SETPARAM_ALLOW_BATCHBUFFER                   3
  372. #define I915_SETPARAM_NUM_USED_FENCES                     4
  373.  
  374. typedef struct drm_i915_setparam {
  375.         int param;
  376.         int value;
  377. } drm_i915_setparam_t;
  378.  
  379. /* A memory manager for regions of shared memory:
  380.  */
  381. #define I915_MEM_REGION_AGP 1
  382.  
  383. typedef struct drm_i915_mem_alloc {
  384.         int region;
  385.         int alignment;
  386.         int size;
  387.         int *region_offset;     /* offset from start of fb or agp */
  388. } drm_i915_mem_alloc_t;
  389.  
  390. typedef struct drm_i915_mem_free {
  391.         int region;
  392.         int region_offset;
  393. } drm_i915_mem_free_t;
  394.  
  395. typedef struct drm_i915_mem_init_heap {
  396.         int region;
  397.         int size;
  398.         int start;
  399. } drm_i915_mem_init_heap_t;
  400.  
  401. /* Allow memory manager to be torn down and re-initialized (eg on
  402.  * rotate):
  403.  */
  404. typedef struct drm_i915_mem_destroy_heap {
  405.         int region;
  406. } drm_i915_mem_destroy_heap_t;
  407.  
  408. /* Allow X server to configure which pipes to monitor for vblank signals
  409.  */
  410. #define DRM_I915_VBLANK_PIPE_A  1
  411. #define DRM_I915_VBLANK_PIPE_B  2
  412.  
  413. typedef struct drm_i915_vblank_pipe {
  414.         int pipe;
  415. } drm_i915_vblank_pipe_t;
  416.  
  417. /* Schedule buffer swap at given vertical blank:
  418.  */
  419. typedef struct drm_i915_vblank_swap {
  420.         drm_drawable_t drawable;
  421.         enum drm_vblank_seq_type seqtype;
  422.         unsigned int sequence;
  423. } drm_i915_vblank_swap_t;
  424.  
  425. typedef struct drm_i915_hws_addr {
  426.         __u64 addr;
  427. } drm_i915_hws_addr_t;
  428.  
  429. struct drm_i915_gem_init {
  430.         /**
  431.          * Beginning offset in the GTT to be managed by the DRM memory
  432.          * manager.
  433.          */
  434.         __u64 gtt_start;
  435.         /**
  436.          * Ending offset in the GTT to be managed by the DRM memory
  437.          * manager.
  438.          */
  439.         __u64 gtt_end;
  440. };
  441.  
  442. struct drm_i915_gem_create {
  443.         /**
  444.          * Requested size for the object.
  445.          *
  446.          * The (page-aligned) allocated size for the object will be returned.
  447.          */
  448.         __u64 size;
  449.         /**
  450.          * Returned handle for the object.
  451.          *
  452.          * Object handles are nonzero.
  453.          */
  454.         __u32 handle;
  455.         __u32 pad;
  456. };
  457.  
  458. struct drm_i915_gem_pread {
  459.         /** Handle for the object being read. */
  460.         __u32 handle;
  461.         __u32 pad;
  462.         /** Offset into the object to read from */
  463.         __u64 offset;
  464.         /** Length of data to read */
  465.         __u64 size;
  466.         /**
  467.          * Pointer to write the data into.
  468.          *
  469.          * This is a fixed-size type for 32/64 compatibility.
  470.          */
  471.         __u64 data_ptr;
  472. };
  473.  
  474. struct drm_i915_gem_pwrite {
  475.         /** Handle for the object being written to. */
  476.         __u32 handle;
  477.         __u32 pad;
  478.         /** Offset into the object to write to */
  479.         __u64 offset;
  480.         /** Length of data to write */
  481.         __u64 size;
  482.         /**
  483.          * Pointer to read the data from.
  484.          *
  485.          * This is a fixed-size type for 32/64 compatibility.
  486.          */
  487.         __u64 data_ptr;
  488. };
  489.  
  490. struct drm_i915_gem_mmap {
  491.         /** Handle for the object being mapped. */
  492.         __u32 handle;
  493.         __u32 pad;
  494.         /** Offset in the object to map. */
  495.         __u64 offset;
  496.         /**
  497.          * Length of data to map.
  498.          *
  499.          * The value will be page-aligned.
  500.          */
  501.         __u64 size;
  502.         /**
  503.          * Returned pointer the data was mapped at.
  504.          *
  505.          * This is a fixed-size type for 32/64 compatibility.
  506.          */
  507.         __u64 addr_ptr;
  508.  
  509.         /**
  510.          * Flags for extended behaviour.
  511.          *
  512.          * Added in version 2.
  513.          */
  514.         __u64 flags;
  515. #define I915_MMAP_WC 0x1
  516. };
  517.  
  518. struct drm_i915_gem_mmap_gtt {
  519.         /** Handle for the object being mapped. */
  520.         __u32 handle;
  521.         __u32 pad;
  522.         /**
  523.          * Fake offset to use for subsequent mmap call
  524.          *
  525.          * This is a fixed-size type for 32/64 compatibility.
  526.          */
  527.         __u64 offset;
  528. };
  529.  
  530. struct drm_i915_gem_set_domain {
  531.         /** Handle for the object */
  532.         __u32 handle;
  533.  
  534.         /** New read domains */
  535.         __u32 read_domains;
  536.  
  537.         /** New write domain */
  538.         __u32 write_domain;
  539. };
  540.  
  541. struct drm_i915_gem_sw_finish {
  542.         /** Handle for the object */
  543.         __u32 handle;
  544. };
  545.  
  546. struct drm_i915_gem_relocation_entry {
  547.         /**
  548.          * Handle of the buffer being pointed to by this relocation entry.
  549.          *
  550.          * It's appealing to make this be an index into the mm_validate_entry
  551.          * list to refer to the buffer, but this allows the driver to create
  552.          * a relocation list for state buffers and not re-write it per
  553.          * exec using the buffer.
  554.          */
  555.         __u32 target_handle;
  556.  
  557.         /**
  558.          * Value to be added to the offset of the target buffer to make up
  559.          * the relocation entry.
  560.          */
  561.         __u32 delta;
  562.  
  563.         /** Offset in the buffer the relocation entry will be written into */
  564.         __u64 offset;
  565.  
  566.         /**
  567.          * Offset value of the target buffer that the relocation entry was last
  568.          * written as.
  569.          *
  570.          * If the buffer has the same offset as last time, we can skip syncing
  571.          * and writing the relocation.  This value is written back out by
  572.          * the execbuffer ioctl when the relocation is written.
  573.          */
  574.         __u64 presumed_offset;
  575.  
  576.         /**
  577.          * Target memory domains read by this operation.
  578.          */
  579.         __u32 read_domains;
  580.  
  581.         /**
  582.          * Target memory domains written by this operation.
  583.          *
  584.          * Note that only one domain may be written by the whole
  585.          * execbuffer operation, so that where there are conflicts,
  586.          * the application will get -EINVAL back.
  587.          */
  588.         __u32 write_domain;
  589. };
  590.  
  591. /** @{
  592.  * Intel memory domains
  593.  *
  594.  * Most of these just align with the various caches in
  595.  * the system and are used to flush and invalidate as
  596.  * objects end up cached in different domains.
  597.  */
  598. /** CPU cache */
  599. #define I915_GEM_DOMAIN_CPU             0x00000001
  600. /** Render cache, used by 2D and 3D drawing */
  601. #define I915_GEM_DOMAIN_RENDER          0x00000002
  602. /** Sampler cache, used by texture engine */
  603. #define I915_GEM_DOMAIN_SAMPLER         0x00000004
  604. /** Command queue, used to load batch buffers */
  605. #define I915_GEM_DOMAIN_COMMAND         0x00000008
  606. /** Instruction cache, used by shader programs */
  607. #define I915_GEM_DOMAIN_INSTRUCTION     0x00000010
  608. /** Vertex address cache */
  609. #define I915_GEM_DOMAIN_VERTEX          0x00000020
  610. /** GTT domain - aperture and scanout */
  611. #define I915_GEM_DOMAIN_GTT             0x00000040
  612. /** @} */
  613.  
  614. struct drm_i915_gem_exec_object {
  615.         /**
  616.          * User's handle for a buffer to be bound into the GTT for this
  617.          * operation.
  618.          */
  619.         __u32 handle;
  620.  
  621.         /** Number of relocations to be performed on this buffer */
  622.         __u32 relocation_count;
  623.         /**
  624.          * Pointer to array of struct drm_i915_gem_relocation_entry containing
  625.          * the relocations to be performed in this buffer.
  626.          */
  627.         __u64 relocs_ptr;
  628.  
  629.         /** Required alignment in graphics aperture */
  630.         __u64 alignment;
  631.  
  632.         /**
  633.          * Returned value of the updated offset of the object, for future
  634.          * presumed_offset writes.
  635.          */
  636.         __u64 offset;
  637. };
  638.  
  639. struct drm_i915_gem_execbuffer {
  640.         /**
  641.          * List of buffers to be validated with their relocations to be
  642.          * performend on them.
  643.          *
  644.          * This is a pointer to an array of struct drm_i915_gem_validate_entry.
  645.          *
  646.          * These buffers must be listed in an order such that all relocations
  647.          * a buffer is performing refer to buffers that have already appeared
  648.          * in the validate list.
  649.          */
  650.         __u64 buffers_ptr;
  651.         __u32 buffer_count;
  652.  
  653.         /** Offset in the batchbuffer to start execution from. */
  654.         __u32 batch_start_offset;
  655.         /** Bytes used in batchbuffer from batch_start_offset */
  656.         __u32 batch_len;
  657.         __u32 DR1;
  658.         __u32 DR4;
  659.         __u32 num_cliprects;
  660.         /** This is a struct drm_clip_rect *cliprects */
  661.         __u64 cliprects_ptr;
  662. };
  663.  
  664. struct drm_i915_gem_exec_object2 {
  665.         /**
  666.          * User's handle for a buffer to be bound into the GTT for this
  667.          * operation.
  668.          */
  669.         __u32 handle;
  670.  
  671.         /** Number of relocations to be performed on this buffer */
  672.         __u32 relocation_count;
  673.         /**
  674.          * Pointer to array of struct drm_i915_gem_relocation_entry containing
  675.          * the relocations to be performed in this buffer.
  676.          */
  677.         __u64 relocs_ptr;
  678.  
  679.         /** Required alignment in graphics aperture */
  680.         __u64 alignment;
  681.  
  682.         /**
  683.          * When the EXEC_OBJECT_PINNED flag is specified this is populated by
  684.          * the user with the GTT offset at which this object will be pinned.
  685.          * When the I915_EXEC_NO_RELOC flag is specified this must contain the
  686.          * presumed_offset of the object.
  687.          * During execbuffer2 the kernel populates it with the value of the
  688.          * current GTT offset of the object, for future presumed_offset writes.
  689.          */
  690.         __u64 offset;
  691.  
  692. #define EXEC_OBJECT_NEEDS_FENCE (1<<0)
  693. #define EXEC_OBJECT_NEEDS_GTT   (1<<1)
  694. #define EXEC_OBJECT_WRITE       (1<<2)
  695. #define EXEC_OBJECT_SUPPORTS_48B_ADDRESS (1<<3)
  696. #define EXEC_OBJECT_PINNED      (1<<4)
  697. #define __EXEC_OBJECT_UNKNOWN_FLAGS -(EXEC_OBJECT_PINNED<<1)
  698.         __u64 flags;
  699.  
  700.         __u64 rsvd1;
  701.         __u64 rsvd2;
  702. };
  703.  
  704. struct drm_i915_gem_execbuffer2 {
  705.         /**
  706.          * List of gem_exec_object2 structs
  707.          */
  708.         __u64 buffers_ptr;
  709.         __u32 buffer_count;
  710.  
  711.         /** Offset in the batchbuffer to start execution from. */
  712.         __u32 batch_start_offset;
  713.         /** Bytes used in batchbuffer from batch_start_offset */
  714.         __u32 batch_len;
  715.         __u32 DR1;
  716.         __u32 DR4;
  717.         __u32 num_cliprects;
  718.         /** This is a struct drm_clip_rect *cliprects */
  719.         __u64 cliprects_ptr;
  720. #define I915_EXEC_RING_MASK              (7<<0)
  721. #define I915_EXEC_DEFAULT                (0<<0)
  722. #define I915_EXEC_RENDER                 (1<<0)
  723. #define I915_EXEC_BSD                    (2<<0)
  724. #define I915_EXEC_BLT                    (3<<0)
  725. #define I915_EXEC_VEBOX                  (4<<0)
  726.  
  727. /* Used for switching the constants addressing mode on gen4+ RENDER ring.
  728.  * Gen6+ only supports relative addressing to dynamic state (default) and
  729.  * absolute addressing.
  730.  *
  731.  * These flags are ignored for the BSD and BLT rings.
  732.  */
  733. #define I915_EXEC_CONSTANTS_MASK        (3<<6)
  734. #define I915_EXEC_CONSTANTS_REL_GENERAL (0<<6) /* default */
  735. #define I915_EXEC_CONSTANTS_ABSOLUTE    (1<<6)
  736. #define I915_EXEC_CONSTANTS_REL_SURFACE (2<<6) /* gen4/5 only */
  737.         __u64 flags;
  738.         __u64 rsvd1; /* now used for context info */
  739.         __u64 rsvd2;
  740. };
  741.  
  742. /** Resets the SO write offset registers for transform feedback on gen7. */
  743. #define I915_EXEC_GEN7_SOL_RESET        (1<<8)
  744.  
  745. /** Request a privileged ("secure") batch buffer. Note only available for
  746.  * DRM_ROOT_ONLY | DRM_MASTER processes.
  747.  */
  748. #define I915_EXEC_SECURE                (1<<9)
  749.  
  750. /** Inform the kernel that the batch is and will always be pinned. This
  751.  * negates the requirement for a workaround to be performed to avoid
  752.  * an incoherent CS (such as can be found on 830/845). If this flag is
  753.  * not passed, the kernel will endeavour to make sure the batch is
  754.  * coherent with the CS before execution. If this flag is passed,
  755.  * userspace assumes the responsibility for ensuring the same.
  756.  */
  757. #define I915_EXEC_IS_PINNED             (1<<10)
  758.  
  759. /** Provide a hint to the kernel that the command stream and auxiliary
  760.  * state buffers already holds the correct presumed addresses and so the
  761.  * relocation process may be skipped if no buffers need to be moved in
  762.  * preparation for the execbuffer.
  763.  */
  764. #define I915_EXEC_NO_RELOC              (1<<11)
  765.  
  766. /** Use the reloc.handle as an index into the exec object array rather
  767.  * than as the per-file handle.
  768.  */
  769. #define I915_EXEC_HANDLE_LUT            (1<<12)
  770.  
  771. /** Used for switching BSD rings on the platforms with two BSD rings */
  772. #define I915_EXEC_BSD_MASK              (3<<13)
  773. #define I915_EXEC_BSD_DEFAULT           (0<<13) /* default ping-pong mode */
  774. #define I915_EXEC_BSD_RING1             (1<<13)
  775. #define I915_EXEC_BSD_RING2             (2<<13)
  776.  
  777. /** Tell the kernel that the batchbuffer is processed by
  778.  *  the resource streamer.
  779.  */
  780. #define I915_EXEC_RESOURCE_STREAMER     (1<<15)
  781.  
  782. #define __I915_EXEC_UNKNOWN_FLAGS -(I915_EXEC_RESOURCE_STREAMER<<1)
  783.  
  784. #define I915_EXEC_CONTEXT_ID_MASK       (0xffffffff)
  785. #define i915_execbuffer2_set_context_id(eb2, context) \
  786.         (eb2).rsvd1 = context & I915_EXEC_CONTEXT_ID_MASK
  787. #define i915_execbuffer2_get_context_id(eb2) \
  788.         ((eb2).rsvd1 & I915_EXEC_CONTEXT_ID_MASK)
  789.  
  790. struct drm_i915_gem_pin {
  791.         /** Handle of the buffer to be pinned. */
  792.         __u32 handle;
  793.         __u32 pad;
  794.  
  795.         /** alignment required within the aperture */
  796.         __u64 alignment;
  797.  
  798.         /** Returned GTT offset of the buffer. */
  799.         __u64 offset;
  800. };
  801.  
  802. struct drm_i915_gem_unpin {
  803.         /** Handle of the buffer to be unpinned. */
  804.         __u32 handle;
  805.         __u32 pad;
  806. };
  807.  
  808. struct drm_i915_gem_busy {
  809.         /** Handle of the buffer to check for busy */
  810.         __u32 handle;
  811.  
  812.         /** Return busy status (1 if busy, 0 if idle).
  813.          * The high word is used to indicate on which rings the object
  814.          * currently resides:
  815.          *  16:31 - busy (r or r/w) rings (16 render, 17 bsd, 18 blt, etc)
  816.          */
  817.         __u32 busy;
  818. };
  819.  
  820. /**
  821.  * I915_CACHING_NONE
  822.  *
  823.  * GPU access is not coherent with cpu caches. Default for machines without an
  824.  * LLC.
  825.  */
  826. #define I915_CACHING_NONE               0
  827. /**
  828.  * I915_CACHING_CACHED
  829.  *
  830.  * GPU access is coherent with cpu caches and furthermore the data is cached in
  831.  * last-level caches shared between cpu cores and the gpu GT. Default on
  832.  * machines with HAS_LLC.
  833.  */
  834. #define I915_CACHING_CACHED             1
  835. /**
  836.  * I915_CACHING_DISPLAY
  837.  *
  838.  * Special GPU caching mode which is coherent with the scanout engines.
  839.  * Transparently falls back to I915_CACHING_NONE on platforms where no special
  840.  * cache mode (like write-through or gfdt flushing) is available. The kernel
  841.  * automatically sets this mode when using a buffer as a scanout target.
  842.  * Userspace can manually set this mode to avoid a costly stall and clflush in
  843.  * the hotpath of drawing the first frame.
  844.  */
  845. #define I915_CACHING_DISPLAY            2
  846.  
  847. struct drm_i915_gem_caching {
  848.         /**
  849.          * Handle of the buffer to set/get the caching level of. */
  850.         __u32 handle;
  851.  
  852.         /**
  853.          * Cacheing level to apply or return value
  854.          *
  855.          * bits0-15 are for generic caching control (i.e. the above defined
  856.          * values). bits16-31 are reserved for platform-specific variations
  857.          * (e.g. l3$ caching on gen7). */
  858.         __u32 caching;
  859. };
  860.  
  861. #define I915_TILING_NONE        0
  862. #define I915_TILING_X           1
  863. #define I915_TILING_Y           2
  864.  
  865. #define I915_BIT_6_SWIZZLE_NONE         0
  866. #define I915_BIT_6_SWIZZLE_9            1
  867. #define I915_BIT_6_SWIZZLE_9_10         2
  868. #define I915_BIT_6_SWIZZLE_9_11         3
  869. #define I915_BIT_6_SWIZZLE_9_10_11      4
  870. /* Not seen by userland */
  871. #define I915_BIT_6_SWIZZLE_UNKNOWN      5
  872. /* Seen by userland. */
  873. #define I915_BIT_6_SWIZZLE_9_17         6
  874. #define I915_BIT_6_SWIZZLE_9_10_17      7
  875.  
  876. struct drm_i915_gem_set_tiling {
  877.         /** Handle of the buffer to have its tiling state updated */
  878.         __u32 handle;
  879.  
  880.         /**
  881.          * Tiling mode for the object (I915_TILING_NONE, I915_TILING_X,
  882.          * I915_TILING_Y).
  883.          *
  884.          * This value is to be set on request, and will be updated by the
  885.          * kernel on successful return with the actual chosen tiling layout.
  886.          *
  887.          * The tiling mode may be demoted to I915_TILING_NONE when the system
  888.          * has bit 6 swizzling that can't be managed correctly by GEM.
  889.          *
  890.          * Buffer contents become undefined when changing tiling_mode.
  891.          */
  892.         __u32 tiling_mode;
  893.  
  894.         /**
  895.          * Stride in bytes for the object when in I915_TILING_X or
  896.          * I915_TILING_Y.
  897.          */
  898.         __u32 stride;
  899.  
  900.         /**
  901.          * Returned address bit 6 swizzling required for CPU access through
  902.          * mmap mapping.
  903.          */
  904.         __u32 swizzle_mode;
  905. };
  906.  
  907. struct drm_i915_gem_get_tiling {
  908.         /** Handle of the buffer to get tiling state for. */
  909.         __u32 handle;
  910.  
  911.         /**
  912.          * Current tiling mode for the object (I915_TILING_NONE, I915_TILING_X,
  913.          * I915_TILING_Y).
  914.          */
  915.         __u32 tiling_mode;
  916.  
  917.         /**
  918.          * Returned address bit 6 swizzling required for CPU access through
  919.          * mmap mapping.
  920.          */
  921.         __u32 swizzle_mode;
  922.  
  923.         /**
  924.          * Returned address bit 6 swizzling required for CPU access through
  925.          * mmap mapping whilst bound.
  926.          */
  927.         __u32 phys_swizzle_mode;
  928. };
  929.  
  930. struct drm_i915_gem_get_aperture {
  931.         /** Total size of the aperture used by i915_gem_execbuffer, in bytes */
  932.         __u64 aper_size;
  933.  
  934.         /**
  935.          * Available space in the aperture used by i915_gem_execbuffer, in
  936.          * bytes
  937.          */
  938.         __u64 aper_available_size;
  939. };
  940.  
  941. struct drm_i915_get_pipe_from_crtc_id {
  942.         /** ID of CRTC being requested **/
  943.         __u32 crtc_id;
  944.  
  945.         /** pipe of requested CRTC **/
  946.         __u32 pipe;
  947. };
  948.  
  949. #define I915_MADV_WILLNEED 0
  950. #define I915_MADV_DONTNEED 1
  951. #define __I915_MADV_PURGED 2 /* internal state */
  952.  
  953. struct drm_i915_gem_madvise {
  954.         /** Handle of the buffer to change the backing store advice */
  955.         __u32 handle;
  956.  
  957.         /* Advice: either the buffer will be needed again in the near future,
  958.          *         or wont be and could be discarded under memory pressure.
  959.          */
  960.         __u32 madv;
  961.  
  962.         /** Whether the backing store still exists. */
  963.         __u32 retained;
  964. };
  965.  
  966. /* flags */
  967. #define I915_OVERLAY_TYPE_MASK          0xff
  968. #define I915_OVERLAY_YUV_PLANAR         0x01
  969. #define I915_OVERLAY_YUV_PACKED         0x02
  970. #define I915_OVERLAY_RGB                0x03
  971.  
  972. #define I915_OVERLAY_DEPTH_MASK         0xff00
  973. #define I915_OVERLAY_RGB24              0x1000
  974. #define I915_OVERLAY_RGB16              0x2000
  975. #define I915_OVERLAY_RGB15              0x3000
  976. #define I915_OVERLAY_YUV422             0x0100
  977. #define I915_OVERLAY_YUV411             0x0200
  978. #define I915_OVERLAY_YUV420             0x0300
  979. #define I915_OVERLAY_YUV410             0x0400
  980.  
  981. #define I915_OVERLAY_SWAP_MASK          0xff0000
  982. #define I915_OVERLAY_NO_SWAP            0x000000
  983. #define I915_OVERLAY_UV_SWAP            0x010000
  984. #define I915_OVERLAY_Y_SWAP             0x020000
  985. #define I915_OVERLAY_Y_AND_UV_SWAP      0x030000
  986.  
  987. #define I915_OVERLAY_FLAGS_MASK         0xff000000
  988. #define I915_OVERLAY_ENABLE             0x01000000
  989.  
  990. struct drm_intel_overlay_put_image {
  991.         /* various flags and src format description */
  992.         __u32 flags;
  993.         /* source picture description */
  994.         __u32 bo_handle;
  995.         /* stride values and offsets are in bytes, buffer relative */
  996.         __u16 stride_Y; /* stride for packed formats */
  997.         __u16 stride_UV;
  998.         __u32 offset_Y; /* offset for packet formats */
  999.         __u32 offset_U;
  1000.         __u32 offset_V;
  1001.         /* in pixels */
  1002.         __u16 src_width;
  1003.         __u16 src_height;
  1004.         /* to compensate the scaling factors for partially covered surfaces */
  1005.         __u16 src_scan_width;
  1006.         __u16 src_scan_height;
  1007.         /* output crtc description */
  1008.         __u32 crtc_id;
  1009.         __u16 dst_x;
  1010.         __u16 dst_y;
  1011.         __u16 dst_width;
  1012.         __u16 dst_height;
  1013. };
  1014.  
  1015. /* flags */
  1016. #define I915_OVERLAY_UPDATE_ATTRS       (1<<0)
  1017. #define I915_OVERLAY_UPDATE_GAMMA       (1<<1)
  1018. #define I915_OVERLAY_DISABLE_DEST_COLORKEY      (1<<2)
  1019. struct drm_intel_overlay_attrs {
  1020.         __u32 flags;
  1021.         __u32 color_key;
  1022.         __s32 brightness;
  1023.         __u32 contrast;
  1024.         __u32 saturation;
  1025.         __u32 gamma0;
  1026.         __u32 gamma1;
  1027.         __u32 gamma2;
  1028.         __u32 gamma3;
  1029.         __u32 gamma4;
  1030.         __u32 gamma5;
  1031. };
  1032.  
  1033. /*
  1034.  * Intel sprite handling
  1035.  *
  1036.  * Color keying works with a min/mask/max tuple.  Both source and destination
  1037.  * color keying is allowed.
  1038.  *
  1039.  * Source keying:
  1040.  * Sprite pixels within the min & max values, masked against the color channels
  1041.  * specified in the mask field, will be transparent.  All other pixels will
  1042.  * be displayed on top of the primary plane.  For RGB surfaces, only the min
  1043.  * and mask fields will be used; ranged compares are not allowed.
  1044.  *
  1045.  * Destination keying:
  1046.  * Primary plane pixels that match the min value, masked against the color
  1047.  * channels specified in the mask field, will be replaced by corresponding
  1048.  * pixels from the sprite plane.
  1049.  *
  1050.  * Note that source & destination keying are exclusive; only one can be
  1051.  * active on a given plane.
  1052.  */
  1053.  
  1054. #define I915_SET_COLORKEY_NONE          (1<<0) /* disable color key matching */
  1055. #define I915_SET_COLORKEY_DESTINATION   (1<<1)
  1056. #define I915_SET_COLORKEY_SOURCE        (1<<2)
  1057. struct drm_intel_sprite_colorkey {
  1058.         __u32 plane_id;
  1059.         __u32 min_value;
  1060.         __u32 channel_mask;
  1061.         __u32 max_value;
  1062.         __u32 flags;
  1063. };
  1064.  
  1065. struct drm_i915_gem_wait {
  1066.         /** Handle of BO we shall wait on */
  1067.         __u32 bo_handle;
  1068.         __u32 flags;
  1069.         /** Number of nanoseconds to wait, Returns time remaining. */
  1070.         __s64 timeout_ns;
  1071. };
  1072.  
  1073. struct drm_i915_gem_context_create {
  1074.         /*  output: id of new context*/
  1075.         __u32 ctx_id;
  1076.         __u32 pad;
  1077. };
  1078.  
  1079. struct drm_i915_gem_context_destroy {
  1080.         __u32 ctx_id;
  1081.         __u32 pad;
  1082. };
  1083.  
  1084. struct drm_i915_reg_read {
  1085.         /*
  1086.          * Register offset.
  1087.          * For 64bit wide registers where the upper 32bits don't immediately
  1088.          * follow the lower 32bits, the offset of the lower 32bits must
  1089.          * be specified
  1090.          */
  1091.         __u64 offset;
  1092.         __u64 val; /* Return value */
  1093. };
  1094. /* Known registers:
  1095.  *
  1096.  * Render engine timestamp - 0x2358 + 64bit - gen7+
  1097.  * - Note this register returns an invalid value if using the default
  1098.  *   single instruction 8byte read, in order to workaround that use
  1099.  *   offset (0x2538 | 1) instead.
  1100.  *
  1101.  */
  1102.  
  1103. struct drm_i915_reset_stats {
  1104.         __u32 ctx_id;
  1105.         __u32 flags;
  1106.  
  1107.         /* All resets since boot/module reload, for all contexts */
  1108.         __u32 reset_count;
  1109.  
  1110.         /* Number of batches lost when active in GPU, for this context */
  1111.         __u32 batch_active;
  1112.  
  1113.         /* Number of batches lost pending for execution, for this context */
  1114.         __u32 batch_pending;
  1115.  
  1116.         __u32 pad;
  1117. };
  1118.  
  1119. struct drm_i915_gem_userptr {
  1120.         __u64 user_ptr;
  1121.         __u64 user_size;
  1122.         __u32 flags;
  1123. #define I915_USERPTR_READ_ONLY 0x1
  1124. #define I915_USERPTR_UNSYNCHRONIZED 0x80000000
  1125.         /**
  1126.          * Returned handle for the object.
  1127.          *
  1128.          * Object handles are nonzero.
  1129.          */
  1130.         __u32 handle;
  1131. };
  1132.  
  1133. struct drm_i915_gem_context_param {
  1134.         __u32 ctx_id;
  1135.         __u32 size;
  1136.         __u64 param;
  1137. #define I915_CONTEXT_PARAM_BAN_PERIOD   0x1
  1138. #define I915_CONTEXT_PARAM_NO_ZEROMAP   0x2
  1139. #define I915_CONTEXT_PARAM_GTT_SIZE     0x3
  1140.         __u64 value;
  1141. };
  1142.  
  1143. struct drm_i915_mask {
  1144.     __u32 handle;
  1145.     __u32 width;
  1146.     __u32 height;
  1147.     __u32 bo_size;
  1148.     __u32 bo_pitch;
  1149.     __u32 bo_map;
  1150. };
  1151.  
  1152. struct drm_i915_fb_info {
  1153.     __u32 name;
  1154.     __u32 width;
  1155.     __u32 height;
  1156.     __u32 pitch;
  1157.     __u32 tiling;
  1158.     __u32 crtc;
  1159.     __u32 pipe;
  1160. };
  1161.  
  1162. struct drm_i915_mask_update {
  1163.     __u32 handle;
  1164.     __u32 dx;
  1165.     __u32 dy;
  1166.     __u32 width;
  1167.     __u32 height;
  1168.     __u32 bo_pitch;
  1169.     __u32 bo_map;
  1170.     __u32 forced;
  1171. };
  1172.  
  1173. #endif /* _I915_DRM_H_ */
  1174.