Subversion Repositories Kolibri OS

Rev

Rev 2997 | Rev 3764 | Go to most recent revision | Details | Compare with Previous | Last modification | View Log | RSS feed

Rev Author Line No. Line
1117 serge 1
/*
2
 * Copyright 2008 Advanced Micro Devices, Inc.
3
 * Copyright 2008 Red Hat Inc.
4
 * Copyright 2009 Jerome Glisse.
5
 *
6
 * Permission is hereby granted, free of charge, to any person obtaining a
7
 * copy of this software and associated documentation files (the "Software"),
8
 * to deal in the Software without restriction, including without limitation
9
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10
 * and/or sell copies of the Software, and to permit persons to whom the
11
 * Software is furnished to do so, subject to the following conditions:
12
 *
13
 * The above copyright notice and this permission notice shall be included in
14
 * all copies or substantial portions of the Software.
15
 *
16
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
19
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22
 * OTHER DEALINGS IN THE SOFTWARE.
23
 *
24
 * Authors: Dave Airlie
25
 *          Alex Deucher
26
 *          Jerome Glisse
2997 Serge 27
 *          Christian Konig
1117 serge 28
 */
1179 serge 29
#include 
1963 serge 30
#include 
2997 Serge 31
#include 
32
#include 
1117 serge 33
#include "radeon_reg.h"
34
#include "radeon.h"
35
#include "atom.h"
36
 
37
/*
2997 Serge 38
 * IB
39
 * IBs (Indirect Buffers) and areas of GPU accessible memory where
40
 * commands are stored.  You can put a pointer to the IB in the
41
 * command ring and the hw will fetch the commands from the IB
42
 * and execute them.  Generally userspace acceleration drivers
43
 * produce command buffers which are send to the kernel and
44
 * put in IBs for execution by the requested ring.
1117 serge 45
 */
2997 Serge 46
static int radeon_debugfs_sa_init(struct radeon_device *rdev);
47
 
48
/**
49
 * radeon_ib_get - request an IB (Indirect Buffer)
50
 *
51
 * @rdev: radeon_device pointer
52
 * @ring: ring index the IB is associated with
53
 * @ib: IB object returned
54
 * @size: requested IB size
55
 *
56
 * Request an IB (all asics).  IBs are allocated using the
57
 * suballocator.
58
 * Returns 0 on success, error on failure.
59
 */
60
int radeon_ib_get(struct radeon_device *rdev, int ring,
61
		  struct radeon_ib *ib, struct radeon_vm *vm,
62
		  unsigned size)
1117 serge 63
{
2997 Serge 64
	int i, r;
1117 serge 65
 
2997 Serge 66
	r = radeon_sa_bo_new(rdev, &rdev->ring_tmp_bo, &ib->sa_bo, size, 256, true);
1117 serge 67
	if (r) {
2997 Serge 68
		dev_err(rdev->dev, "failed to get a new IB (%d)\n", r);
1117 serge 69
		return r;
70
	}
2997 Serge 71
 
72
	r = radeon_semaphore_create(rdev, &ib->semaphore);
2005 serge 73
		if (r) {
74
			return r;
75
		}
2997 Serge 76
 
77
	ib->ring = ring;
78
	ib->fence = NULL;
79
	ib->ptr = radeon_sa_bo_cpu_addr(ib->sa_bo);
80
	ib->vm = vm;
81
	if (vm) {
82
		/* ib pool is bound at RADEON_VA_IB_OFFSET in virtual address
83
		 * space and soffset is the offset inside the pool bo
84
		 */
85
		ib->gpu_addr = ib->sa_bo->soffset + RADEON_VA_IB_OFFSET;
86
	} else {
87
	ib->gpu_addr = radeon_sa_bo_gpu_addr(ib->sa_bo);
2005 serge 88
	}
2997 Serge 89
	ib->is_const_ib = false;
90
	for (i = 0; i < RADEON_NUM_RINGS; ++i)
91
		ib->sync_to[i] = NULL;
92
 
1428 serge 93
	return 0;
1117 serge 94
}
95
 
2997 Serge 96
/**
97
 * radeon_ib_free - free an IB (Indirect Buffer)
98
 *
99
 * @rdev: radeon_device pointer
100
 * @ib: IB object to free
101
 *
102
 * Free an IB (all asics).
103
 */
104
void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib *ib)
1117 serge 105
{
2997 Serge 106
	radeon_semaphore_free(rdev, &ib->semaphore, ib->fence);
107
	radeon_sa_bo_free(rdev, &ib->sa_bo, ib->fence);
108
	radeon_fence_unref(&ib->fence);
1117 serge 109
}
110
 
2997 Serge 111
/**
112
 * radeon_ib_schedule - schedule an IB (Indirect Buffer) on the ring
113
 *
114
 * @rdev: radeon_device pointer
115
 * @ib: IB object to schedule
116
 * @const_ib: Const IB to schedule (SI only)
117
 *
118
 * Schedule an IB on the associated ring (all asics).
119
 * Returns 0 on success, error on failure.
120
 *
121
 * On SI, there are two parallel engines fed from the primary ring,
122
 * the CE (Constant Engine) and the DE (Drawing Engine).  Since
123
 * resource descriptors have moved to memory, the CE allows you to
124
 * prime the caches while the DE is updating register state so that
125
 * the resource descriptors will be already in cache when the draw is
126
 * processed.  To accomplish this, the userspace driver submits two
127
 * IBs, one for the CE and one for the DE.  If there is a CE IB (called
128
 * a CONST_IB), it will be put on the ring prior to the DE IB.  Prior
129
 * to SI there was just a DE IB.
130
 */
131
int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib,
132
		       struct radeon_ib *const_ib)
1117 serge 133
{
2997 Serge 134
	struct radeon_ring *ring = &rdev->ring[ib->ring];
135
	bool need_sync = false;
136
	int i, r = 0;
1117 serge 137
 
2997 Serge 138
	if (!ib->length_dw || !ring->ready) {
1117 serge 139
		/* TODO: Nothings in the ib we should report. */
2997 Serge 140
		dev_err(rdev->dev, "couldn't schedule ib\n");
1117 serge 141
		return -EINVAL;
142
	}
1179 serge 143
 
144
	/* 64 dwords should be enough for fence too */
2997 Serge 145
	r = radeon_ring_lock(rdev, ring, 64 + RADEON_NUM_RINGS * 8);
1117 serge 146
	if (r) {
2997 Serge 147
		dev_err(rdev->dev, "scheduling IB failed (%d).\n", r);
1117 serge 148
		return r;
149
	}
2997 Serge 150
	for (i = 0; i < RADEON_NUM_RINGS; ++i) {
151
		struct radeon_fence *fence = ib->sync_to[i];
152
		if (radeon_fence_need_sync(fence, ib->ring)) {
153
			need_sync = true;
154
			radeon_semaphore_sync_rings(rdev, ib->semaphore,
155
						    fence->ring, ib->ring);
156
			radeon_fence_note_sync(fence, ib->ring);
157
		}
158
	}
159
	/* immediately free semaphore when we don't need to sync */
160
	if (!need_sync) {
161
		radeon_semaphore_free(rdev, &ib->semaphore, NULL);
162
	}
163
	/* if we can't remember our last VM flush then flush now! */
164
	if (ib->vm && !ib->vm->last_flush) {
165
		radeon_ring_vm_flush(rdev, ib->ring, ib->vm);
166
	}
167
	if (const_ib) {
168
		radeon_ring_ib_execute(rdev, const_ib->ring, const_ib);
169
		radeon_semaphore_free(rdev, &const_ib->semaphore, NULL);
170
	}
171
	radeon_ring_ib_execute(rdev, ib->ring, ib);
172
	r = radeon_fence_emit(rdev, &ib->fence, ib->ring);
173
	if (r) {
174
		dev_err(rdev->dev, "failed to emit fence for new IB (%d)\n", r);
175
		radeon_ring_unlock_undo(rdev, ring);
176
		return r;
177
	}
178
	if (const_ib) {
179
		const_ib->fence = radeon_fence_ref(ib->fence);
180
	}
181
	/* we just flushed the VM, remember that */
182
	if (ib->vm && !ib->vm->last_flush) {
183
		ib->vm->last_flush = radeon_fence_ref(ib->fence);
184
	}
185
	radeon_ring_unlock_commit(rdev, ring);
1117 serge 186
	return 0;
187
}
188
 
2997 Serge 189
/**
190
 * radeon_ib_pool_init - Init the IB (Indirect Buffer) pool
191
 *
192
 * @rdev: radeon_device pointer
193
 *
194
 * Initialize the suballocator to manage a pool of memory
195
 * for use as IBs (all asics).
196
 * Returns 0 on success, error on failure.
197
 */
1117 serge 198
int radeon_ib_pool_init(struct radeon_device *rdev)
199
{
2997 Serge 200
	int r;
1117 serge 201
 
2997 Serge 202
	if (rdev->ib_pool_ready) {
1179 serge 203
		return 0;
1117 serge 204
	}
2997 Serge 205
	r = radeon_sa_bo_manager_init(rdev, &rdev->ring_tmp_bo,
206
				      RADEON_IB_POOL_SIZE*64*1024,
207
				      RADEON_GEM_DOMAIN_GTT);
1117 serge 208
	if (r) {
209
		return r;
210
	}
2997 Serge 211
 
212
	r = radeon_sa_bo_manager_start(rdev, &rdev->ring_tmp_bo);
1117 serge 213
	if (r) {
214
		return r;
215
	}
216
 
2997 Serge 217
	rdev->ib_pool_ready = true;
218
	if (radeon_debugfs_sa_init(rdev)) {
219
		dev_err(rdev->dev, "failed to register debugfs file for SA\n");
1117 serge 220
	}
2997 Serge 221
	return 0;
1117 serge 222
}
223
 
2997 Serge 224
/**
225
 * radeon_ib_pool_fini - Free the IB (Indirect Buffer) pool
226
 *
227
 * @rdev: radeon_device pointer
228
 *
229
 * Tear down the suballocator managing the pool of memory
230
 * for use as IBs (all asics).
231
 */
1117 serge 232
void radeon_ib_pool_fini(struct radeon_device *rdev)
233
{
2997 Serge 234
	if (rdev->ib_pool_ready) {
235
		radeon_sa_bo_manager_suspend(rdev, &rdev->ring_tmp_bo);
236
		radeon_sa_bo_manager_fini(rdev, &rdev->ring_tmp_bo);
237
		rdev->ib_pool_ready = false;
238
	}
239
}
240
 
241
/**
242
 * radeon_ib_ring_tests - test IBs on the rings
243
 *
244
 * @rdev: radeon_device pointer
245
 *
246
 * Test an IB (Indirect Buffer) on each ring.
247
 * If the test fails, disable the ring.
248
 * Returns 0 on success, error if the primary GFX ring
249
 * IB test fails.
250
 */
251
int radeon_ib_ring_tests(struct radeon_device *rdev)
252
{
253
	unsigned i;
1404 serge 254
	int r;
255
 
2997 Serge 256
	for (i = 0; i < RADEON_NUM_RINGS; ++i) {
257
		struct radeon_ring *ring = &rdev->ring[i];
258
 
259
		if (!ring->ready)
260
			continue;
261
 
262
		r = radeon_ib_test(rdev, i, ring);
263
		if (r) {
264
			ring->ready = false;
265
 
266
			if (i == RADEON_RING_TYPE_GFX_INDEX) {
267
				/* oh, oh, that's really bad */
268
				DRM_ERROR("radeon: failed testing IB on GFX ring (%d).\n", r);
269
		                rdev->accel_working = false;
270
				return r;
271
 
272
			} else {
273
				/* still not good, but we can live with it */
274
				DRM_ERROR("radeon: failed testing IB on ring %d (%d).\n", i, r);
1117 serge 275
	}
1404 serge 276
		}
1117 serge 277
	}
2997 Serge 278
	return 0;
1117 serge 279
}
280
 
281
/*
2997 Serge 282
 * Rings
283
 * Most engines on the GPU are fed via ring buffers.  Ring
284
 * buffers are areas of GPU accessible memory that the host
285
 * writes commands into and the GPU reads commands out of.
286
 * There is a rptr (read pointer) that determines where the
287
 * GPU is currently reading, and a wptr (write pointer)
288
 * which determines where the host has written.  When the
289
 * pointers are equal, the ring is idle.  When the host
290
 * writes commands to the ring buffer, it increments the
291
 * wptr.  The GPU then starts fetching commands and executes
292
 * them until the pointers are equal again.
1117 serge 293
 */
2997 Serge 294
static int radeon_debugfs_ring_init(struct radeon_device *rdev, struct radeon_ring *ring);
295
 
296
/**
297
 * radeon_ring_write - write a value to the ring
298
 *
299
 * @ring: radeon_ring structure holding ring information
300
 * @v: dword (dw) value to write
301
 *
302
 * Write a value to the requested ring buffer (all asics).
303
 */
304
void radeon_ring_write(struct radeon_ring *ring, uint32_t v)
1117 serge 305
{
2997 Serge 306
#if DRM_DEBUG_CODE
307
	if (ring->count_dw <= 0) {
308
		DRM_ERROR("radeon: writing more dwords to the ring than expected!\n");
309
	}
310
#endif
311
	ring->ring[ring->wptr++] = v;
312
	ring->wptr &= ring->ptr_mask;
313
	ring->count_dw--;
314
	ring->ring_free_dw--;
315
}
316
 
317
/**
318
 * radeon_ring_supports_scratch_reg - check if the ring supports
319
 * writing to scratch registers
320
 *
321
 * @rdev: radeon_device pointer
322
 * @ring: radeon_ring structure holding ring information
323
 *
324
 * Check if a specific ring supports writing to scratch registers (all asics).
325
 * Returns true if the ring supports writing to scratch regs, false if not.
326
 */
327
bool radeon_ring_supports_scratch_reg(struct radeon_device *rdev,
328
				      struct radeon_ring *ring)
329
{
330
	switch (ring->idx) {
331
	case RADEON_RING_TYPE_GFX_INDEX:
332
	case CAYMAN_RING_TYPE_CP1_INDEX:
333
	case CAYMAN_RING_TYPE_CP2_INDEX:
334
		return true;
335
	default:
336
		return false;
337
	}
338
}
339
 
340
/**
341
 * radeon_ring_free_size - update the free size
342
 *
343
 * @rdev: radeon_device pointer
344
 * @ring: radeon_ring structure holding ring information
345
 *
346
 * Update the free dw slots in the ring buffer (all asics).
347
 */
348
void radeon_ring_free_size(struct radeon_device *rdev, struct radeon_ring *ring)
349
{
350
	u32 rptr;
351
 
1963 serge 352
	if (rdev->wb.enabled)
2997 Serge 353
		rptr = le32_to_cpu(rdev->wb.wb[ring->rptr_offs/4]);
1179 serge 354
	else
2997 Serge 355
		rptr = RREG32(ring->rptr_reg);
356
	ring->rptr = (rptr & ring->ptr_reg_mask) >> ring->ptr_reg_shift;
1117 serge 357
	/* This works because ring_size is a power of 2 */
2997 Serge 358
	ring->ring_free_dw = (ring->rptr + (ring->ring_size / 4));
359
	ring->ring_free_dw -= ring->wptr;
360
	ring->ring_free_dw &= ring->ptr_mask;
361
	if (!ring->ring_free_dw) {
362
		ring->ring_free_dw = ring->ring_size / 4;
1117 serge 363
	}
364
}
365
 
2997 Serge 366
/**
367
 * radeon_ring_alloc - allocate space on the ring buffer
368
 *
369
 * @rdev: radeon_device pointer
370
 * @ring: radeon_ring structure holding ring information
371
 * @ndw: number of dwords to allocate in the ring buffer
372
 *
373
 * Allocate @ndw dwords in the ring buffer (all asics).
374
 * Returns 0 on success, error on failure.
375
 */
376
int radeon_ring_alloc(struct radeon_device *rdev, struct radeon_ring *ring, unsigned ndw)
1117 serge 377
{
378
	int r;
379
 
380
	/* Align requested size with padding so unlock_commit can
381
	 * pad safely */
2997 Serge 382
	ndw = (ndw + ring->align_mask) & ~ring->align_mask;
383
	while (ndw > (ring->ring_free_dw - 1)) {
384
		radeon_ring_free_size(rdev, ring);
385
		if (ndw < ring->ring_free_dw) {
1117 serge 386
			break;
387
		}
3192 Serge 388
		r = radeon_fence_wait_next_locked(rdev, ring->idx);
389
		if (r)
390
			return r;
1117 serge 391
	}
2997 Serge 392
	ring->count_dw = ndw;
393
	ring->wptr_old = ring->wptr;
1117 serge 394
	return 0;
395
}
396
 
2997 Serge 397
/**
398
 * radeon_ring_lock - lock the ring and allocate space on it
399
 *
400
 * @rdev: radeon_device pointer
401
 * @ring: radeon_ring structure holding ring information
402
 * @ndw: number of dwords to allocate in the ring buffer
403
 *
404
 * Lock the ring and allocate @ndw dwords in the ring buffer
405
 * (all asics).
406
 * Returns 0 on success, error on failure.
407
 */
408
int radeon_ring_lock(struct radeon_device *rdev, struct radeon_ring *ring, unsigned ndw)
1117 serge 409
{
1963 serge 410
	int r;
411
 
2997 Serge 412
	mutex_lock(&rdev->ring_lock);
413
	r = radeon_ring_alloc(rdev, ring, ndw);
1963 serge 414
	if (r) {
2997 Serge 415
		mutex_unlock(&rdev->ring_lock);
1963 serge 416
		return r;
417
	}
418
	return 0;
419
}
420
 
2997 Serge 421
/**
422
 * radeon_ring_commit - tell the GPU to execute the new
423
 * commands on the ring buffer
424
 *
425
 * @rdev: radeon_device pointer
426
 * @ring: radeon_ring structure holding ring information
427
 *
428
 * Update the wptr (write pointer) to tell the GPU to
429
 * execute new commands on the ring buffer (all asics).
430
 */
431
void radeon_ring_commit(struct radeon_device *rdev, struct radeon_ring *ring)
1963 serge 432
{
1117 serge 433
	/* We pad to match fetch size */
2997 Serge 434
	while (ring->wptr & ring->align_mask) {
435
		radeon_ring_write(ring, ring->nop);
1117 serge 436
	}
437
	DRM_MEMORYBARRIER();
2997 Serge 438
	WREG32(ring->wptr_reg, (ring->wptr << ring->ptr_reg_shift) & ring->ptr_reg_mask);
439
	(void)RREG32(ring->wptr_reg);
1963 serge 440
}
441
 
2997 Serge 442
/**
443
 * radeon_ring_unlock_commit - tell the GPU to execute the new
444
 * commands on the ring buffer and unlock it
445
 *
446
 * @rdev: radeon_device pointer
447
 * @ring: radeon_ring structure holding ring information
448
 *
449
 * Call radeon_ring_commit() then unlock the ring (all asics).
450
 */
451
void radeon_ring_unlock_commit(struct radeon_device *rdev, struct radeon_ring *ring)
1963 serge 452
{
2997 Serge 453
	radeon_ring_commit(rdev, ring);
454
	mutex_unlock(&rdev->ring_lock);
1117 serge 455
}
456
 
2997 Serge 457
/**
458
 * radeon_ring_undo - reset the wptr
459
 *
460
 * @ring: radeon_ring structure holding ring information
461
 *
3192 Serge 462
 * Reset the driver's copy of the wptr (all asics).
2997 Serge 463
 */
464
void radeon_ring_undo(struct radeon_ring *ring)
1117 serge 465
{
2997 Serge 466
	ring->wptr = ring->wptr_old;
1117 serge 467
}
468
 
2997 Serge 469
/**
470
 * radeon_ring_unlock_undo - reset the wptr and unlock the ring
471
 *
472
 * @ring: radeon_ring structure holding ring information
473
 *
474
 * Call radeon_ring_undo() then unlock the ring (all asics).
475
 */
476
void radeon_ring_unlock_undo(struct radeon_device *rdev, struct radeon_ring *ring)
1117 serge 477
{
2997 Serge 478
	radeon_ring_undo(ring);
479
	mutex_unlock(&rdev->ring_lock);
480
}
481
 
482
/**
483
 * radeon_ring_force_activity - add some nop packets to the ring
484
 *
485
 * @rdev: radeon_device pointer
486
 * @ring: radeon_ring structure holding ring information
487
 *
488
 * Add some nop packets to the ring to force activity (all asics).
489
 * Used for lockup detection to see if the rptr is advancing.
490
 */
491
void radeon_ring_force_activity(struct radeon_device *rdev, struct radeon_ring *ring)
492
{
1117 serge 493
	int r;
494
 
2997 Serge 495
	radeon_ring_free_size(rdev, ring);
496
	if (ring->rptr == ring->wptr) {
497
		r = radeon_ring_alloc(rdev, ring, 1);
498
		if (!r) {
499
			radeon_ring_write(ring, ring->nop);
500
			radeon_ring_commit(rdev, ring);
501
		}
502
	}
503
}
504
 
505
/**
3192 Serge 506
 * radeon_ring_lockup_update - update lockup variables
2997 Serge 507
 *
508
 * @ring: radeon_ring structure holding ring information
509
 *
510
 * Update the last rptr value and timestamp (all asics).
511
 */
512
void radeon_ring_lockup_update(struct radeon_ring *ring)
513
{
514
	ring->last_rptr = ring->rptr;
515
	ring->last_activity = GetTimerTicks();
516
}
517
 
518
/**
519
 * radeon_ring_test_lockup() - check if ring is lockedup by recording information
520
 * @rdev:       radeon device structure
521
 * @ring:       radeon_ring structure holding ring information
522
 *
523
 * We don't need to initialize the lockup tracking information as we will either
524
 * have CP rptr to a different value of jiffies wrap around which will force
525
 * initialization of the lockup tracking informations.
526
 *
527
 * A possible false positivie is if we get call after while and last_cp_rptr ==
528
 * the current CP rptr, even if it's unlikely it might happen. To avoid this
529
 * if the elapsed time since last call is bigger than 2 second than we return
530
 * false and update the tracking information. Due to this the caller must call
531
 * radeon_ring_test_lockup several time in less than 2sec for lockup to be reported
532
 * the fencing code should be cautious about that.
533
 *
534
 * Caller should write to the ring to force CP to do something so we don't get
535
 * false positive when CP is just gived nothing to do.
536
 *
537
 **/
538
bool radeon_ring_test_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
539
{
540
	unsigned long cjiffies, elapsed;
541
	uint32_t rptr;
542
 
543
	cjiffies = GetTimerTicks();
544
	if (!time_after(cjiffies, ring->last_activity)) {
545
		/* likely a wrap around */
546
		radeon_ring_lockup_update(ring);
547
		return false;
548
	}
549
	rptr = RREG32(ring->rptr_reg);
550
	ring->rptr = (rptr & ring->ptr_reg_mask) >> ring->ptr_reg_shift;
551
	if (ring->rptr != ring->last_rptr) {
552
		/* CP is still working no lockup */
553
		radeon_ring_lockup_update(ring);
554
		return false;
555
	}
556
	elapsed = jiffies_to_msecs(cjiffies - ring->last_activity);
557
	if (radeon_lockup_timeout && elapsed >= radeon_lockup_timeout) {
558
		dev_err(rdev->dev, "GPU lockup CP stall for more than %lumsec\n", elapsed);
559
		return true;
560
	}
561
	/* give a chance to the GPU ... */
562
	return false;
563
}
564
 
565
/**
566
 * radeon_ring_backup - Back up the content of a ring
567
 *
568
 * @rdev: radeon_device pointer
569
 * @ring: the ring we want to back up
570
 *
571
 * Saves all unprocessed commits from a ring, returns the number of dwords saved.
572
 */
573
unsigned radeon_ring_backup(struct radeon_device *rdev, struct radeon_ring *ring,
574
			    uint32_t **data)
575
{
576
	unsigned size, ptr, i;
577
 
578
	/* just in case lock the ring */
579
	mutex_lock(&rdev->ring_lock);
580
	*data = NULL;
581
 
582
	if (ring->ring_obj == NULL) {
583
		mutex_unlock(&rdev->ring_lock);
584
		return 0;
585
	}
586
 
587
	/* it doesn't make sense to save anything if all fences are signaled */
588
	if (!radeon_fence_count_emitted(rdev, ring->idx)) {
589
		mutex_unlock(&rdev->ring_lock);
590
		return 0;
591
	}
592
 
593
	/* calculate the number of dw on the ring */
594
	if (ring->rptr_save_reg)
595
		ptr = RREG32(ring->rptr_save_reg);
596
	else if (rdev->wb.enabled)
597
		ptr = le32_to_cpu(*ring->next_rptr_cpu_addr);
598
	else {
599
		/* no way to read back the next rptr */
600
		mutex_unlock(&rdev->ring_lock);
601
		return 0;
602
	}
603
 
604
	size = ring->wptr + (ring->ring_size / 4);
605
	size -= ptr;
606
	size &= ring->ptr_mask;
607
	if (size == 0) {
608
		mutex_unlock(&rdev->ring_lock);
609
		return 0;
610
	}
611
 
612
	/* and then save the content of the ring */
613
	*data = kmalloc_array(size, sizeof(uint32_t), GFP_KERNEL);
614
	if (!*data) {
615
		mutex_unlock(&rdev->ring_lock);
616
		return 0;
617
	}
618
	for (i = 0; i < size; ++i) {
619
		(*data)[i] = ring->ring[ptr++];
620
		ptr &= ring->ptr_mask;
621
	}
622
 
623
	mutex_unlock(&rdev->ring_lock);
624
	return size;
625
}
626
 
627
/**
628
 * radeon_ring_restore - append saved commands to the ring again
629
 *
630
 * @rdev: radeon_device pointer
631
 * @ring: ring to append commands to
632
 * @size: number of dwords we want to write
633
 * @data: saved commands
634
 *
635
 * Allocates space on the ring and restore the previously saved commands.
636
 */
637
int radeon_ring_restore(struct radeon_device *rdev, struct radeon_ring *ring,
638
			unsigned size, uint32_t *data)
639
{
640
	int i, r;
641
 
642
	if (!size || !data)
643
		return 0;
644
 
645
	/* restore the saved ring content */
646
	r = radeon_ring_lock(rdev, ring, size);
647
	if (r)
648
		return r;
649
 
650
	for (i = 0; i < size; ++i) {
651
		radeon_ring_write(ring, data[i]);
652
	}
653
 
654
	radeon_ring_unlock_commit(rdev, ring);
655
	kfree(data);
656
	return 0;
657
}
658
 
659
/**
660
 * radeon_ring_init - init driver ring struct.
661
 *
662
 * @rdev: radeon_device pointer
663
 * @ring: radeon_ring structure holding ring information
664
 * @ring_size: size of the ring
665
 * @rptr_offs: offset of the rptr writeback location in the WB buffer
666
 * @rptr_reg: MMIO offset of the rptr register
667
 * @wptr_reg: MMIO offset of the wptr register
668
 * @ptr_reg_shift: bit offset of the rptr/wptr values
669
 * @ptr_reg_mask: bit mask of the rptr/wptr values
670
 * @nop: nop packet for this ring
671
 *
672
 * Initialize the driver information for the selected ring (all asics).
673
 * Returns 0 on success, error on failure.
674
 */
675
int radeon_ring_init(struct radeon_device *rdev, struct radeon_ring *ring, unsigned ring_size,
676
		     unsigned rptr_offs, unsigned rptr_reg, unsigned wptr_reg,
677
		     u32 ptr_reg_shift, u32 ptr_reg_mask, u32 nop)
678
{
679
	int r;
680
 
681
	ring->ring_size = ring_size;
682
	ring->rptr_offs = rptr_offs;
683
	ring->rptr_reg = rptr_reg;
684
	ring->wptr_reg = wptr_reg;
685
	ring->ptr_reg_shift = ptr_reg_shift;
686
	ring->ptr_reg_mask = ptr_reg_mask;
687
	ring->nop = nop;
1120 serge 688
    /* Allocate ring buffer */
2997 Serge 689
	if (ring->ring_obj == NULL) {
690
		r = radeon_bo_create(rdev, ring->ring_size, PAGE_SIZE, true,
1117 serge 691
					 RADEON_GEM_DOMAIN_GTT,
2997 Serge 692
				     NULL, &ring->ring_obj);
1117 serge 693
		if (r) {
1404 serge 694
			dev_err(rdev->dev, "(%d) ring create failed\n", r);
1117 serge 695
			return r;
696
		}
2997 Serge 697
		r = radeon_bo_reserve(ring->ring_obj, false);
1404 serge 698
		if (unlikely(r != 0))
699
			return r;
2997 Serge 700
		r = radeon_bo_pin(ring->ring_obj, RADEON_GEM_DOMAIN_GTT,
701
					&ring->gpu_addr);
1117 serge 702
		if (r) {
2997 Serge 703
			radeon_bo_unreserve(ring->ring_obj);
1404 serge 704
			dev_err(rdev->dev, "(%d) ring pin failed\n", r);
1117 serge 705
			return r;
706
		}
2997 Serge 707
		r = radeon_bo_kmap(ring->ring_obj,
708
				       (void **)&ring->ring);
709
		radeon_bo_unreserve(ring->ring_obj);
1117 serge 710
		if (r) {
1404 serge 711
			dev_err(rdev->dev, "(%d) ring map failed\n", r);
1117 serge 712
			return r;
713
		}
714
	}
2997 Serge 715
	ring->ptr_mask = (ring->ring_size / 4) - 1;
716
	ring->ring_free_dw = ring->ring_size / 4;
717
	if (rdev->wb.enabled) {
718
		u32 index = RADEON_WB_RING0_NEXT_RPTR + (ring->idx * 4);
719
		ring->next_rptr_gpu_addr = rdev->wb.gpu_addr + index;
720
		ring->next_rptr_cpu_addr = &rdev->wb.wb[index/4];
721
	}
722
	if (radeon_debugfs_ring_init(rdev, ring)) {
723
		DRM_ERROR("Failed to register debugfs file for rings !\n");
724
	}
725
	radeon_ring_lockup_update(ring);
1117 serge 726
	return 0;
727
}
728
 
2997 Serge 729
/**
730
 * radeon_ring_fini - tear down the driver ring struct.
731
 *
732
 * @rdev: radeon_device pointer
733
 * @ring: radeon_ring structure holding ring information
734
 *
735
 * Tear down the driver information for the selected ring (all asics).
736
 */
737
void radeon_ring_fini(struct radeon_device *rdev, struct radeon_ring *ring)
1117 serge 738
{
1404 serge 739
	int r;
1963 serge 740
	struct radeon_bo *ring_obj;
1404 serge 741
 
2997 Serge 742
	mutex_lock(&rdev->ring_lock);
743
	ring_obj = ring->ring_obj;
744
	ring->ready = false;
745
	ring->ring = NULL;
746
	ring->ring_obj = NULL;
747
	mutex_unlock(&rdev->ring_lock);
1963 serge 748
 
749
	if (ring_obj) {
750
		r = radeon_bo_reserve(ring_obj, false);
1404 serge 751
		if (likely(r == 0)) {
1963 serge 752
			radeon_bo_kunmap(ring_obj);
753
			radeon_bo_unpin(ring_obj);
754
			radeon_bo_unreserve(ring_obj);
1404 serge 755
		}
1963 serge 756
		radeon_bo_unref(&ring_obj);
1117 serge 757
	}
758
}
759
 
760
/*
761
 * Debugfs info
762
 */
763
#if defined(CONFIG_DEBUG_FS)
2997 Serge 764
 
765
static int radeon_debugfs_ring_info(struct seq_file *m, void *data)
1117 serge 766
{
767
	struct drm_info_node *node = (struct drm_info_node *) m->private;
2997 Serge 768
	struct drm_device *dev = node->minor->dev;
769
	struct radeon_device *rdev = dev->dev_private;
770
	int ridx = *(int*)node->info_ent->data;
771
	struct radeon_ring *ring = &rdev->ring[ridx];
772
	unsigned count, i, j;
3192 Serge 773
	u32 tmp;
1117 serge 774
 
2997 Serge 775
	radeon_ring_free_size(rdev, ring);
776
	count = (ring->ring_size / 4) - ring->ring_free_dw;
3192 Serge 777
	tmp = RREG32(ring->wptr_reg) >> ring->ptr_reg_shift;
778
	seq_printf(m, "wptr(0x%04x): 0x%08x [%5d]\n", ring->wptr_reg, tmp, tmp);
779
	tmp = RREG32(ring->rptr_reg) >> ring->ptr_reg_shift;
780
	seq_printf(m, "rptr(0x%04x): 0x%08x [%5d]\n", ring->rptr_reg, tmp, tmp);
2997 Serge 781
	if (ring->rptr_save_reg) {
782
		seq_printf(m, "rptr next(0x%04x): 0x%08x\n", ring->rptr_save_reg,
783
			   RREG32(ring->rptr_save_reg));
1117 serge 784
	}
3192 Serge 785
	seq_printf(m, "driver's copy of the wptr: 0x%08x [%5d]\n", ring->wptr, ring->wptr);
786
	seq_printf(m, "driver's copy of the rptr: 0x%08x [%5d]\n", ring->rptr, ring->rptr);
787
	seq_printf(m, "last semaphore signal addr : 0x%016llx\n", ring->last_semaphore_signal_addr);
788
	seq_printf(m, "last semaphore wait addr   : 0x%016llx\n", ring->last_semaphore_wait_addr);
2997 Serge 789
	seq_printf(m, "%u free dwords in ring\n", ring->ring_free_dw);
790
	seq_printf(m, "%u dwords in ring\n", count);
3192 Serge 791
	/* print 8 dw before current rptr as often it's the last executed
792
	 * packet that is the root issue
793
	 */
794
	i = (ring->rptr + ring->ptr_mask + 1 - 32) & ring->ptr_mask;
795
	for (j = 0; j <= (count + 32); j++) {
796
		seq_printf(m, "r[%5d]=0x%08x\n", i, ring->ring[i]);
2997 Serge 797
		i = (i + 1) & ring->ptr_mask;
1117 serge 798
	}
799
	return 0;
800
}
801
 
2997 Serge 802
static int radeon_ring_type_gfx_index = RADEON_RING_TYPE_GFX_INDEX;
803
static int cayman_ring_type_cp1_index = CAYMAN_RING_TYPE_CP1_INDEX;
804
static int cayman_ring_type_cp2_index = CAYMAN_RING_TYPE_CP2_INDEX;
3192 Serge 805
static int radeon_ring_type_dma1_index = R600_RING_TYPE_DMA_INDEX;
806
static int radeon_ring_type_dma2_index = CAYMAN_RING_TYPE_DMA1_INDEX;
2997 Serge 807
 
808
static struct drm_info_list radeon_debugfs_ring_info_list[] = {
809
	{"radeon_ring_gfx", radeon_debugfs_ring_info, 0, &radeon_ring_type_gfx_index},
810
	{"radeon_ring_cp1", radeon_debugfs_ring_info, 0, &cayman_ring_type_cp1_index},
811
	{"radeon_ring_cp2", radeon_debugfs_ring_info, 0, &cayman_ring_type_cp2_index},
3192 Serge 812
	{"radeon_ring_dma1", radeon_debugfs_ring_info, 0, &radeon_ring_type_dma1_index},
813
	{"radeon_ring_dma2", radeon_debugfs_ring_info, 0, &radeon_ring_type_dma2_index},
2997 Serge 814
};
815
 
816
static int radeon_debugfs_sa_info(struct seq_file *m, void *data)
1963 serge 817
{
818
	struct drm_info_node *node = (struct drm_info_node *) m->private;
2997 Serge 819
	struct drm_device *dev = node->minor->dev;
820
	struct radeon_device *rdev = dev->dev_private;
1963 serge 821
 
2997 Serge 822
	radeon_sa_bo_dump_debug_info(&rdev->ring_tmp_bo, m);
823
 
1963 serge 824
	return 0;
2997 Serge 825
 
1963 serge 826
}
827
 
2997 Serge 828
static struct drm_info_list radeon_debugfs_sa_list[] = {
829
        {"radeon_sa_info", &radeon_debugfs_sa_info, 0, NULL},
830
};
1963 serge 831
 
1117 serge 832
#endif
833
 
2997 Serge 834
static int radeon_debugfs_ring_init(struct radeon_device *rdev, struct radeon_ring *ring)
1117 serge 835
{
836
#if defined(CONFIG_DEBUG_FS)
837
	unsigned i;
2997 Serge 838
	for (i = 0; i < ARRAY_SIZE(radeon_debugfs_ring_info_list); ++i) {
839
		struct drm_info_list *info = &radeon_debugfs_ring_info_list[i];
840
		int ridx = *(int*)radeon_debugfs_ring_info_list[i].data;
841
		unsigned r;
1117 serge 842
 
2997 Serge 843
		if (&rdev->ring[ridx] != ring)
844
			continue;
845
 
846
		r = radeon_debugfs_add_files(rdev, info, 1);
1430 serge 847
	if (r)
848
		return r;
1117 serge 849
	}
2997 Serge 850
#endif
851
	return 0;
852
}
853
 
854
static int radeon_debugfs_sa_init(struct radeon_device *rdev)
855
{
856
#if defined(CONFIG_DEBUG_FS)
857
	return radeon_debugfs_add_files(rdev, radeon_debugfs_sa_list, 1);
1117 serge 858
#else
859
	return 0;
860
#endif
861
}