Subversion Repositories Kolibri OS

Rev

Rev 5078 | Rev 5271 | Go to most recent revision | Details | Compare with Previous | Last modification | View Log | RSS feed

Rev Author Line No. Line
1403 serge 1
/*
2
 * Copyright 2007-8 Advanced Micro Devices, Inc.
3
 * Copyright 2008 Red Hat Inc.
4
 *
5
 * Permission is hereby granted, free of charge, to any person obtaining a
6
 * copy of this software and associated documentation files (the "Software"),
7
 * to deal in the Software without restriction, including without limitation
8
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9
 * and/or sell copies of the Software, and to permit persons to whom the
10
 * Software is furnished to do so, subject to the following conditions:
11
 *
12
 * The above copyright notice and this permission notice shall be included in
13
 * all copies or substantial portions of the Software.
14
 *
15
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
18
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
19
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
20
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
21
 * OTHER DEALINGS IN THE SOFTWARE.
22
 *
23
 * Authors: Dave Airlie
24
 *          Alex Deucher
2997 Serge 25
 *          Jerome Glisse
1403 serge 26
 */
2997 Serge 27
#include 
28
#include 
1403 serge 29
#include "radeon.h"
30
 
31
#include "atom.h"
32
#include "atom-bits.h"
2997 Serge 33
#include 
1403 serge 34
 
35
/* move these to drm_dp_helper.c/h */
36
#define DP_LINK_CONFIGURATION_SIZE 9
3192 Serge 37
#define DP_DPCD_SIZE DP_RECEIVER_CAP_SIZE
1403 serge 38
 
39
static char *voltage_names[] = {
40
        "0.4V", "0.6V", "0.8V", "1.2V"
41
};
42
static char *pre_emph_names[] = {
43
        "0dB", "3.5dB", "6dB", "9.5dB"
44
};
45
 
1963 serge 46
/***** radeon AUX functions *****/
5078 serge 47
 
48
/* Atom needs data in little endian format
49
 * so swap as appropriate when copying data to
50
 * or from atom. Note that atom operates on
51
 * dw units.
52
 */
53
void radeon_atom_copy_swap(u8 *dst, u8 *src, u8 num_bytes, bool to_le)
54
{
55
#ifdef __BIG_ENDIAN
56
	u8 src_tmp[20], dst_tmp[20]; /* used for byteswapping */
57
	u32 *dst32, *src32;
58
	int i;
59
 
60
	memcpy(src_tmp, src, num_bytes);
61
	src32 = (u32 *)src_tmp;
62
	dst32 = (u32 *)dst_tmp;
63
	if (to_le) {
64
		for (i = 0; i < ((num_bytes + 3) / 4); i++)
65
			dst32[i] = cpu_to_le32(src32[i]);
66
		memcpy(dst, dst_tmp, num_bytes);
67
	} else {
68
		u8 dws = num_bytes & ~3;
69
		for (i = 0; i < ((num_bytes + 3) / 4); i++)
70
			dst32[i] = le32_to_cpu(src32[i]);
71
		memcpy(dst, dst_tmp, dws);
72
		if (num_bytes % 4) {
73
			for (i = 0; i < (num_bytes % 4); i++)
74
				dst[dws+i] = dst_tmp[dws+i];
75
		}
76
	}
77
#else
78
	memcpy(dst, src, num_bytes);
79
#endif
80
}
81
 
1963 serge 82
union aux_channel_transaction {
83
	PROCESS_AUX_CHANNEL_TRANSACTION_PS_ALLOCATION v1;
84
	PROCESS_AUX_CHANNEL_TRANSACTION_PARAMETERS_V2 v2;
1403 serge 85
};
86
 
1963 serge 87
static int radeon_process_aux_ch(struct radeon_i2c_chan *chan,
88
				 u8 *send, int send_bytes,
89
				 u8 *recv, int recv_size,
90
				 u8 delay, u8 *ack)
1403 serge 91
{
1963 serge 92
	struct drm_device *dev = chan->dev;
93
	struct radeon_device *rdev = dev->dev_private;
94
	union aux_channel_transaction args;
95
	int index = GetIndexIntoMasterTable(COMMAND, ProcessAuxChannelTransaction);
96
	unsigned char *base;
97
	int recv_bytes;
5078 serge 98
	int r = 0;
1403 serge 99
 
1963 serge 100
	memset(&args, 0, sizeof(args));
1403 serge 101
 
5078 serge 102
	mutex_lock(&chan->mutex);
103
 
2997 Serge 104
	base = (unsigned char *)(rdev->mode_info.atom_context->scratch + 1);
1403 serge 105
 
5078 serge 106
	radeon_atom_copy_swap(base, send, send_bytes, true);
1963 serge 107
 
5078 serge 108
	args.v1.lpAuxRequest = cpu_to_le16((u16)(0 + 4));
109
	args.v1.lpDataOut = cpu_to_le16((u16)(16 + 4));
1963 serge 110
	args.v1.ucDataOutLen = 0;
111
	args.v1.ucChannelID = chan->rec.i2c_id;
112
	args.v1.ucDelay = delay / 10;
113
	if (ASIC_IS_DCE4(rdev))
114
		args.v2.ucHPD_ID = chan->rec.hpd;
115
 
116
	atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
117
 
118
	*ack = args.v1.ucReplyStatus;
119
 
120
	/* timeout */
121
	if (args.v1.ucReplyStatus == 1) {
122
		DRM_DEBUG_KMS("dp_aux_ch timeout\n");
5078 serge 123
		r = -ETIMEDOUT;
124
		goto done;
1403 serge 125
			}
1963 serge 126
 
127
	/* flags not zero */
128
	if (args.v1.ucReplyStatus == 2) {
129
		DRM_DEBUG_KMS("dp_aux_ch flags not zero\n");
5078 serge 130
		r = -EIO;
131
		goto done;
1403 serge 132
			}
1963 serge 133
 
134
	/* error */
135
	if (args.v1.ucReplyStatus == 3) {
136
		DRM_DEBUG_KMS("dp_aux_ch error\n");
5078 serge 137
		r = -EIO;
138
		goto done;
1403 serge 139
		}
1963 serge 140
 
141
	recv_bytes = args.v1.ucDataOutLen;
142
	if (recv_bytes > recv_size)
143
		recv_bytes = recv_size;
144
 
145
	if (recv && recv_size)
5078 serge 146
		radeon_atom_copy_swap(recv, base + 16, recv_bytes, false);
1963 serge 147
 
5078 serge 148
	r = recv_bytes;
149
done:
150
	mutex_unlock(&chan->mutex);
151
 
152
	return r;
1963 serge 153
}
154
 
5078 serge 155
#define BARE_ADDRESS_SIZE 3
156
#define HEADER_SIZE (BARE_ADDRESS_SIZE + 1)
157
 
158
static ssize_t
159
radeon_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
1963 serge 160
{
5078 serge 161
	struct radeon_i2c_chan *chan =
162
		container_of(aux, struct radeon_i2c_chan, aux);
1963 serge 163
	int ret;
5078 serge 164
	u8 tx_buf[20];
165
	size_t tx_size;
166
	u8 ack, delay = 0;
1963 serge 167
 
5078 serge 168
	if (WARN_ON(msg->size > 16))
169
		return -E2BIG;
1963 serge 170
 
5078 serge 171
	tx_buf[0] = msg->address & 0xff;
172
	tx_buf[1] = msg->address >> 8;
173
	tx_buf[2] = msg->request << 4;
174
	tx_buf[3] = msg->size ? (msg->size - 1) : 0;
1963 serge 175
 
5078 serge 176
	switch (msg->request & ~DP_AUX_I2C_MOT) {
177
	case DP_AUX_NATIVE_WRITE:
178
	case DP_AUX_I2C_WRITE:
179
		/* tx_size needs to be 4 even for bare address packets since the atom
180
		 * table needs the info in tx_buf[3].
181
		 */
182
		tx_size = HEADER_SIZE + msg->size;
183
		if (msg->size == 0)
184
			tx_buf[3] |= BARE_ADDRESS_SIZE << 4;
1963 serge 185
		else
5078 serge 186
			tx_buf[3] |= tx_size << 4;
187
		memcpy(tx_buf + HEADER_SIZE, msg->buffer, msg->size);
188
		ret = radeon_process_aux_ch(chan,
189
					    tx_buf, tx_size, NULL, 0, delay, &ack);
190
		if (ret >= 0)
191
			/* Return payload size. */
192
			ret = msg->size;
193
		break;
194
	case DP_AUX_NATIVE_READ:
195
	case DP_AUX_I2C_READ:
196
		/* tx_size needs to be 4 even for bare address packets since the atom
197
		 * table needs the info in tx_buf[3].
198
		 */
199
		tx_size = HEADER_SIZE;
200
		if (msg->size == 0)
201
			tx_buf[3] |= BARE_ADDRESS_SIZE << 4;
202
		else
203
			tx_buf[3] |= tx_size << 4;
204
		ret = radeon_process_aux_ch(chan,
205
					    tx_buf, tx_size, msg->buffer, msg->size, delay, &ack);
206
		break;
207
	default:
208
		ret = -EINVAL;
209
		break;
1403 serge 210
			}
1963 serge 211
 
5078 serge 212
	if (ret >= 0)
213
		msg->reply = ack >> 4;
1963 serge 214
 
215
			return ret;
216
}
1403 serge 217
 
5078 serge 218
void radeon_dp_aux_init(struct radeon_connector *radeon_connector)
1963 serge 219
{
220
	int ret;
221
 
5078 serge 222
	radeon_connector->ddc_bus->rec.hpd = radeon_connector->hpd.hpd;
223
	radeon_connector->ddc_bus->aux.dev = radeon_connector->base.kdev;
224
	radeon_connector->ddc_bus->aux.transfer = radeon_dp_aux_transfer;
1963 serge 225
 
5078 serge 226
	ret = drm_dp_aux_register(&radeon_connector->ddc_bus->aux);
227
	if (!ret)
228
		radeon_connector->ddc_bus->has_aux = true;
1963 serge 229
 
5078 serge 230
	WARN(ret, "drm_dp_aux_register() failed with error %d\n", ret);
1403 serge 231
}
232
 
1963 serge 233
/***** general DP utility functions *****/
1403 serge 234
 
235
#define DP_VOLTAGE_MAX         DP_TRAIN_VOLTAGE_SWING_1200
1963 serge 236
#define DP_PRE_EMPHASIS_MAX    DP_TRAIN_PRE_EMPHASIS_9_5
1403 serge 237
 
238
static void dp_get_adjust_train(u8 link_status[DP_LINK_STATUS_SIZE],
239
				int lane_count,
240
				u8 train_set[4])
241
{
242
	u8 v = 0;
243
	u8 p = 0;
244
	int lane;
245
 
246
	for (lane = 0; lane < lane_count; lane++) {
3192 Serge 247
		u8 this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
248
		u8 this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
1403 serge 249
 
1963 serge 250
		DRM_DEBUG_KMS("requested signal parameters: lane %d voltage %s pre_emph %s\n",
1403 serge 251
			  lane,
252
			  voltage_names[this_v >> DP_TRAIN_VOLTAGE_SWING_SHIFT],
253
			  pre_emph_names[this_p >> DP_TRAIN_PRE_EMPHASIS_SHIFT]);
254
 
255
		if (this_v > v)
256
			v = this_v;
257
		if (this_p > p)
258
			p = this_p;
259
	}
260
 
261
	if (v >= DP_VOLTAGE_MAX)
1963 serge 262
		v |= DP_TRAIN_MAX_SWING_REACHED;
1403 serge 263
 
1963 serge 264
	if (p >= DP_PRE_EMPHASIS_MAX)
265
		p |= DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
1403 serge 266
 
1963 serge 267
	DRM_DEBUG_KMS("using signal parameters: voltage %s pre_emph %s\n",
1403 serge 268
		  voltage_names[(v & DP_TRAIN_VOLTAGE_SWING_MASK) >> DP_TRAIN_VOLTAGE_SWING_SHIFT],
269
		  pre_emph_names[(p & DP_TRAIN_PRE_EMPHASIS_MASK) >> DP_TRAIN_PRE_EMPHASIS_SHIFT]);
270
 
271
	for (lane = 0; lane < 4; lane++)
272
		train_set[lane] = v | p;
273
}
274
 
1963 serge 275
/* convert bits per color to bits per pixel */
276
/* get bpc from the EDID */
277
static int convert_bpc_to_bpp(int bpc)
278
{
279
	if (bpc == 0)
280
		return 24;
281
	else
282
		return bpc * 3;
283
}
1403 serge 284
 
1963 serge 285
/* get the max pix clock supported by the link rate and lane num */
286
static int dp_get_max_dp_pix_clock(int link_rate,
287
				   int lane_num,
288
				   int bpp)
1403 serge 289
{
1963 serge 290
	return (link_rate * lane_num * 8) / bpp;
291
}
1403 serge 292
 
1963 serge 293
/***** radeon specific DP functions *****/
1403 serge 294
 
5078 serge 295
static int radeon_dp_get_max_link_rate(struct drm_connector *connector,
296
				       u8 dpcd[DP_DPCD_SIZE])
297
{
298
	int max_link_rate;
299
 
300
	if (radeon_connector_is_dp12_capable(connector))
301
		max_link_rate = min(drm_dp_max_link_rate(dpcd), 540000);
302
	else
303
		max_link_rate = min(drm_dp_max_link_rate(dpcd), 270000);
304
 
305
	return max_link_rate;
306
}
307
 
1963 serge 308
/* First get the min lane# when low rate is used according to pixel clock
309
 * (prefer low rate), second check max lane# supported by DP panel,
310
 * if the max lane# < low rate lane# then use max lane# instead.
311
 */
312
static int radeon_dp_get_dp_lane_number(struct drm_connector *connector,
313
					u8 dpcd[DP_DPCD_SIZE],
314
					int pix_clock)
315
{
2997 Serge 316
	int bpp = convert_bpc_to_bpp(radeon_get_monitor_bpc(connector));
5078 serge 317
	int max_link_rate = radeon_dp_get_max_link_rate(connector, dpcd);
3192 Serge 318
	int max_lane_num = drm_dp_max_lane_count(dpcd);
1963 serge 319
	int lane_num;
320
	int max_dp_pix_clock;
1403 serge 321
 
1963 serge 322
	for (lane_num = 1; lane_num < max_lane_num; lane_num <<= 1) {
323
		max_dp_pix_clock = dp_get_max_dp_pix_clock(max_link_rate, lane_num, bpp);
324
		if (pix_clock <= max_dp_pix_clock)
325
			break;
1403 serge 326
	}
327
 
1963 serge 328
	return lane_num;
1403 serge 329
}
330
 
1963 serge 331
static int radeon_dp_get_dp_link_clock(struct drm_connector *connector,
332
				       u8 dpcd[DP_DPCD_SIZE],
333
				       int pix_clock)
1403 serge 334
{
2997 Serge 335
	int bpp = convert_bpc_to_bpp(radeon_get_monitor_bpc(connector));
1963 serge 336
	int lane_num, max_pix_clock;
1403 serge 337
 
2997 Serge 338
	if (radeon_connector_encoder_get_dp_bridge_encoder_id(connector) ==
339
	    ENCODER_OBJECT_ID_NUTMEG)
1963 serge 340
		return 270000;
1403 serge 341
 
1963 serge 342
	lane_num = radeon_dp_get_dp_lane_number(connector, dpcd, pix_clock);
343
	max_pix_clock = dp_get_max_dp_pix_clock(162000, lane_num, bpp);
344
	if (pix_clock <= max_pix_clock)
345
		return 162000;
346
	max_pix_clock = dp_get_max_dp_pix_clock(270000, lane_num, bpp);
347
	if (pix_clock <= max_pix_clock)
348
		return 270000;
349
	if (radeon_connector_is_dp12_capable(connector)) {
350
		max_pix_clock = dp_get_max_dp_pix_clock(540000, lane_num, bpp);
351
		if (pix_clock <= max_pix_clock)
352
			return 540000;
353
	}
1403 serge 354
 
5078 serge 355
	return radeon_dp_get_max_link_rate(connector, dpcd);
1403 serge 356
}
357
 
1963 serge 358
static u8 radeon_dp_encoder_service(struct radeon_device *rdev,
359
				    int action, int dp_clock,
360
				    u8 ucconfig, u8 lane_num)
1403 serge 361
{
362
	DP_ENCODER_SERVICE_PARAMETERS args;
363
	int index = GetIndexIntoMasterTable(COMMAND, DPEncoderService);
364
 
365
	memset(&args, 0, sizeof(args));
366
	args.ucLinkClock = dp_clock / 10;
367
	args.ucConfig = ucconfig;
368
	args.ucAction = action;
369
	args.ucLaneNum = lane_num;
370
	args.ucStatus = 0;
371
 
372
	atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
373
	return args.ucStatus;
374
}
375
 
376
u8 radeon_dp_getsinktype(struct radeon_connector *radeon_connector)
377
{
378
	struct drm_device *dev = radeon_connector->base.dev;
379
	struct radeon_device *rdev = dev->dev_private;
380
 
381
	return radeon_dp_encoder_service(rdev, ATOM_DP_ACTION_GET_SINK_TYPE, 0,
5078 serge 382
					 radeon_connector->ddc_bus->rec.i2c_id, 0);
1403 serge 383
}
384
 
2997 Serge 385
static void radeon_dp_probe_oui(struct radeon_connector *radeon_connector)
386
{
387
	struct radeon_connector_atom_dig *dig_connector = radeon_connector->con_priv;
388
	u8 buf[3];
389
 
390
	if (!(dig_connector->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
391
		return;
392
 
5078 serge 393
	if (drm_dp_dpcd_read(&radeon_connector->ddc_bus->aux, DP_SINK_OUI, buf, 3) == 3)
2997 Serge 394
		DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
395
			      buf[0], buf[1], buf[2]);
396
 
5078 serge 397
	if (drm_dp_dpcd_read(&radeon_connector->ddc_bus->aux, DP_BRANCH_OUI, buf, 3) == 3)
2997 Serge 398
		DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
399
			      buf[0], buf[1], buf[2]);
400
}
401
 
1403 serge 402
bool radeon_dp_getdpcd(struct radeon_connector *radeon_connector)
403
{
404
	struct radeon_connector_atom_dig *dig_connector = radeon_connector->con_priv;
3192 Serge 405
	u8 msg[DP_DPCD_SIZE];
5078 serge 406
	int ret;
1403 serge 407
 
5078 serge 408
	ret = drm_dp_dpcd_read(&radeon_connector->ddc_bus->aux, DP_DPCD_REV, msg,
409
			       DP_DPCD_SIZE);
1963 serge 410
	if (ret > 0) {
3192 Serge 411
		memcpy(dig_connector->dpcd, msg, DP_DPCD_SIZE);
2997 Serge 412
 
5128 serge 413
		DRM_DEBUG_KMS("DPCD: %*ph\n", (int)sizeof(dig_connector->dpcd),
414
			      dig_connector->dpcd);
5078 serge 415
 
2997 Serge 416
		radeon_dp_probe_oui(radeon_connector);
3764 Serge 417
 
1403 serge 418
		return true;
419
	}
420
	dig_connector->dpcd[0] = 0;
421
	return false;
422
}
423
 
2997 Serge 424
int radeon_dp_get_panel_mode(struct drm_encoder *encoder,
1963 serge 425
				     struct drm_connector *connector)
426
{
427
	struct drm_device *dev = encoder->dev;
428
	struct radeon_device *rdev = dev->dev_private;
2997 Serge 429
	struct radeon_connector *radeon_connector = to_radeon_connector(connector);
5078 serge 430
	struct radeon_connector_atom_dig *dig_connector;
1963 serge 431
	int panel_mode = DP_PANEL_MODE_EXTERNAL_DP_MODE;
2997 Serge 432
	u16 dp_bridge = radeon_connector_encoder_get_dp_bridge_encoder_id(connector);
433
	u8 tmp;
1963 serge 434
 
435
	if (!ASIC_IS_DCE4(rdev))
2997 Serge 436
		return panel_mode;
1963 serge 437
 
5078 serge 438
	if (!radeon_connector->con_priv)
439
		return panel_mode;
440
 
441
	dig_connector = radeon_connector->con_priv;
442
 
2997 Serge 443
	if (dp_bridge != ENCODER_OBJECT_ID_NONE) {
444
		/* DP bridge chips */
5078 serge 445
		if (drm_dp_dpcd_readb(&radeon_connector->ddc_bus->aux,
446
				      DP_EDP_CONFIGURATION_CAP, &tmp) == 1) {
2997 Serge 447
		if (tmp & 1)
448
			panel_mode = DP_PANEL_MODE_INTERNAL_DP2_MODE;
449
		else if ((dp_bridge == ENCODER_OBJECT_ID_NUTMEG) ||
450
			 (dp_bridge == ENCODER_OBJECT_ID_TRAVIS))
1963 serge 451
		panel_mode = DP_PANEL_MODE_INTERNAL_DP1_MODE;
2997 Serge 452
		else
453
			panel_mode = DP_PANEL_MODE_EXTERNAL_DP_MODE;
5078 serge 454
		}
2997 Serge 455
	} else if (connector->connector_type == DRM_MODE_CONNECTOR_eDP) {
456
		/* eDP */
5078 serge 457
		if (drm_dp_dpcd_readb(&radeon_connector->ddc_bus->aux,
458
				      DP_EDP_CONFIGURATION_CAP, &tmp) == 1) {
2997 Serge 459
		if (tmp & 1)
460
			panel_mode = DP_PANEL_MODE_INTERNAL_DP2_MODE;
461
	}
5078 serge 462
	}
1963 serge 463
 
2997 Serge 464
	return panel_mode;
1963 serge 465
}
466
 
1403 serge 467
void radeon_dp_set_link_config(struct drm_connector *connector,
2997 Serge 468
			       const struct drm_display_mode *mode)
1403 serge 469
{
1963 serge 470
	struct radeon_connector *radeon_connector = to_radeon_connector(connector);
1403 serge 471
	struct radeon_connector_atom_dig *dig_connector;
472
 
473
	if (!radeon_connector->con_priv)
474
		return;
475
	dig_connector = radeon_connector->con_priv;
476
 
1963 serge 477
	if ((dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT) ||
478
	    (dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_eDP)) {
1403 serge 479
	dig_connector->dp_clock =
1963 serge 480
			radeon_dp_get_dp_link_clock(connector, dig_connector->dpcd, mode->clock);
1403 serge 481
	dig_connector->dp_lane_count =
1963 serge 482
			radeon_dp_get_dp_lane_number(connector, dig_connector->dpcd, mode->clock);
483
	}
1403 serge 484
}
485
 
1963 serge 486
int radeon_dp_mode_valid_helper(struct drm_connector *connector,
1403 serge 487
				struct drm_display_mode *mode)
488
{
1963 serge 489
	struct radeon_connector *radeon_connector = to_radeon_connector(connector);
490
	struct radeon_connector_atom_dig *dig_connector;
491
	int dp_clock;
1403 serge 492
 
1963 serge 493
	if (!radeon_connector->con_priv)
494
		return MODE_CLOCK_HIGH;
495
	dig_connector = radeon_connector->con_priv;
496
 
497
	dp_clock =
498
		radeon_dp_get_dp_link_clock(connector, dig_connector->dpcd, mode->clock);
499
 
500
	if ((dp_clock == 540000) &&
501
	    (!radeon_connector_is_dp12_capable(connector)))
502
		return MODE_CLOCK_HIGH;
503
 
504
	return MODE_OK;
1403 serge 505
}
506
 
2997 Serge 507
bool radeon_dp_needs_link_train(struct radeon_connector *radeon_connector)
508
{
509
	u8 link_status[DP_LINK_STATUS_SIZE];
510
	struct radeon_connector_atom_dig *dig = radeon_connector->con_priv;
511
 
5078 serge 512
	if (drm_dp_dpcd_read_link_status(&radeon_connector->ddc_bus->aux, link_status)
513
	    <= 0)
2997 Serge 514
		return false;
3192 Serge 515
	if (drm_dp_channel_eq_ok(link_status, dig->dp_lane_count))
2997 Serge 516
		return false;
517
	return true;
518
}
519
 
5078 serge 520
void radeon_dp_set_rx_power_state(struct drm_connector *connector,
521
				  u8 power_state)
522
{
523
	struct radeon_connector *radeon_connector = to_radeon_connector(connector);
524
	struct radeon_connector_atom_dig *dig_connector;
525
 
526
	if (!radeon_connector->con_priv)
527
		return;
528
 
529
	dig_connector = radeon_connector->con_priv;
530
 
531
	/* power up/down the sink */
532
	if (dig_connector->dpcd[0] >= 0x11) {
533
		drm_dp_dpcd_writeb(&radeon_connector->ddc_bus->aux,
534
				   DP_SET_POWER, power_state);
535
		usleep_range(1000, 2000);
536
	}
537
}
538
 
539
 
1963 serge 540
struct radeon_dp_link_train_info {
541
	struct radeon_device *rdev;
542
	struct drm_encoder *encoder;
543
	struct drm_connector *connector;
544
	int enc_id;
545
	int dp_clock;
546
	int dp_lane_count;
547
	bool tp3_supported;
3192 Serge 548
	u8 dpcd[DP_RECEIVER_CAP_SIZE];
1963 serge 549
	u8 train_set[4];
1403 serge 550
	u8 link_status[DP_LINK_STATUS_SIZE];
1963 serge 551
	u8 tries;
2160 serge 552
	bool use_dpencoder;
5078 serge 553
	struct drm_dp_aux *aux;
1963 serge 554
};
1403 serge 555
 
1963 serge 556
static void radeon_dp_update_vs_emph(struct radeon_dp_link_train_info *dp_info)
557
{
558
	/* set the initial vs/emph on the source */
559
	atombios_dig_transmitter_setup(dp_info->encoder,
560
				       ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH,
561
				       0, dp_info->train_set[0]); /* sets all lanes at once */
562
 
563
	/* set the vs/emph on the sink */
5078 serge 564
	drm_dp_dpcd_write(dp_info->aux, DP_TRAINING_LANE0_SET,
565
			  dp_info->train_set, dp_info->dp_lane_count);
1403 serge 566
}
567
 
1963 serge 568
static void radeon_dp_set_tp(struct radeon_dp_link_train_info *dp_info, int tp)
1403 serge 569
{
1963 serge 570
	int rtp = 0;
1403 serge 571
 
1963 serge 572
	/* set training pattern on the source */
2160 serge 573
	if (ASIC_IS_DCE4(dp_info->rdev) || !dp_info->use_dpencoder) {
1963 serge 574
		switch (tp) {
575
		case DP_TRAINING_PATTERN_1:
576
			rtp = ATOM_ENCODER_CMD_DP_LINK_TRAINING_PATTERN1;
577
			break;
578
		case DP_TRAINING_PATTERN_2:
579
			rtp = ATOM_ENCODER_CMD_DP_LINK_TRAINING_PATTERN2;
580
			break;
581
		case DP_TRAINING_PATTERN_3:
582
			rtp = ATOM_ENCODER_CMD_DP_LINK_TRAINING_PATTERN3;
583
			break;
584
		}
585
		atombios_dig_encoder_setup(dp_info->encoder, rtp, 0);
586
	} else {
587
		switch (tp) {
588
		case DP_TRAINING_PATTERN_1:
589
			rtp = 0;
590
			break;
591
		case DP_TRAINING_PATTERN_2:
592
			rtp = 1;
593
			break;
594
		}
595
		radeon_dp_encoder_service(dp_info->rdev, ATOM_DP_ACTION_TRAINING_PATTERN_SEL,
596
					  dp_info->dp_clock, dp_info->enc_id, rtp);
1403 serge 597
	}
598
 
1963 serge 599
	/* enable training pattern on the sink */
5078 serge 600
	drm_dp_dpcd_writeb(dp_info->aux, DP_TRAINING_PATTERN_SET, tp);
1403 serge 601
}
602
 
1963 serge 603
static int radeon_dp_link_train_init(struct radeon_dp_link_train_info *dp_info)
1403 serge 604
{
2997 Serge 605
	struct radeon_encoder *radeon_encoder = to_radeon_encoder(dp_info->encoder);
606
	struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
1963 serge 607
	u8 tmp;
1403 serge 608
 
1963 serge 609
	/* power up the sink */
5078 serge 610
	radeon_dp_set_rx_power_state(dp_info->connector, DP_SET_POWER_D0);
1403 serge 611
 
1963 serge 612
	/* possibly enable downspread on the sink */
613
	if (dp_info->dpcd[3] & 0x1)
5078 serge 614
		drm_dp_dpcd_writeb(dp_info->aux,
1963 serge 615
				      DP_DOWNSPREAD_CTRL, DP_SPREAD_AMP_0_5);
616
	else
5078 serge 617
		drm_dp_dpcd_writeb(dp_info->aux,
1963 serge 618
				      DP_DOWNSPREAD_CTRL, 0);
1403 serge 619
 
2997 Serge 620
	if ((dp_info->connector->connector_type == DRM_MODE_CONNECTOR_eDP) &&
621
	    (dig->panel_mode == DP_PANEL_MODE_INTERNAL_DP2_MODE)) {
5078 serge 622
		drm_dp_dpcd_writeb(dp_info->aux, DP_EDP_CONFIGURATION_SET, 1);
2997 Serge 623
	}
1403 serge 624
 
1963 serge 625
	/* set the lane count on the sink */
626
	tmp = dp_info->dp_lane_count;
5078 serge 627
	if (drm_dp_enhanced_frame_cap(dp_info->dpcd))
1963 serge 628
		tmp |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
5078 serge 629
	drm_dp_dpcd_writeb(dp_info->aux, DP_LANE_COUNT_SET, tmp);
1963 serge 630
 
631
	/* set the link rate on the sink */
3192 Serge 632
	tmp = drm_dp_link_rate_to_bw_code(dp_info->dp_clock);
5078 serge 633
	drm_dp_dpcd_writeb(dp_info->aux, DP_LINK_BW_SET, tmp);
1963 serge 634
 
635
	/* start training on the source */
2160 serge 636
	if (ASIC_IS_DCE4(dp_info->rdev) || !dp_info->use_dpencoder)
1963 serge 637
		atombios_dig_encoder_setup(dp_info->encoder,
638
					   ATOM_ENCODER_CMD_DP_LINK_TRAINING_START, 0);
639
	else
640
		radeon_dp_encoder_service(dp_info->rdev, ATOM_DP_ACTION_TRAINING_START,
641
					  dp_info->dp_clock, dp_info->enc_id, 0);
642
 
643
	/* disable the training pattern on the sink */
5078 serge 644
	drm_dp_dpcd_writeb(dp_info->aux,
1963 serge 645
			      DP_TRAINING_PATTERN_SET,
646
			      DP_TRAINING_PATTERN_DISABLE);
647
 
648
	return 0;
1403 serge 649
}
650
 
1963 serge 651
static int radeon_dp_link_train_finish(struct radeon_dp_link_train_info *dp_info)
1403 serge 652
{
1963 serge 653
	udelay(400);
1403 serge 654
 
1963 serge 655
	/* disable the training pattern on the sink */
5078 serge 656
	drm_dp_dpcd_writeb(dp_info->aux,
1963 serge 657
			      DP_TRAINING_PATTERN_SET,
658
			      DP_TRAINING_PATTERN_DISABLE);
1403 serge 659
 
1963 serge 660
	/* disable the training pattern on the source */
2160 serge 661
	if (ASIC_IS_DCE4(dp_info->rdev) || !dp_info->use_dpencoder)
1963 serge 662
		atombios_dig_encoder_setup(dp_info->encoder,
663
					   ATOM_ENCODER_CMD_DP_LINK_TRAINING_COMPLETE, 0);
664
	else
665
		radeon_dp_encoder_service(dp_info->rdev, ATOM_DP_ACTION_TRAINING_COMPLETE,
666
					  dp_info->dp_clock, dp_info->enc_id, 0);
1403 serge 667
 
1963 serge 668
	return 0;
669
}
1403 serge 670
 
1963 serge 671
static int radeon_dp_link_train_cr(struct radeon_dp_link_train_info *dp_info)
672
{
673
	bool clock_recovery;
674
 	u8 voltage;
675
	int i;
1403 serge 676
 
1963 serge 677
	radeon_dp_set_tp(dp_info, DP_TRAINING_PATTERN_1);
678
	memset(dp_info->train_set, 0, 4);
679
	radeon_dp_update_vs_emph(dp_info);
1403 serge 680
 
681
	udelay(400);
682
 
683
	/* clock recovery loop */
684
	clock_recovery = false;
1963 serge 685
	dp_info->tries = 0;
1403 serge 686
	voltage = 0xff;
1963 serge 687
	while (1) {
3192 Serge 688
		drm_dp_link_train_clock_recovery_delay(dp_info->dpcd);
1963 serge 689
 
5078 serge 690
		if (drm_dp_dpcd_read_link_status(dp_info->aux,
691
						 dp_info->link_status) <= 0) {
2997 Serge 692
			DRM_ERROR("displayport link status failed\n");
1403 serge 693
			break;
2997 Serge 694
		}
1403 serge 695
 
3192 Serge 696
		if (drm_dp_clock_recovery_ok(dp_info->link_status, dp_info->dp_lane_count)) {
1403 serge 697
			clock_recovery = true;
698
			break;
699
		}
700
 
1963 serge 701
		for (i = 0; i < dp_info->dp_lane_count; i++) {
702
			if ((dp_info->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
1403 serge 703
				break;
704
		}
1963 serge 705
		if (i == dp_info->dp_lane_count) {
1403 serge 706
			DRM_ERROR("clock recovery reached max voltage\n");
707
			break;
708
		}
709
 
1963 serge 710
		if ((dp_info->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
711
			++dp_info->tries;
712
			if (dp_info->tries == 5) {
1403 serge 713
				DRM_ERROR("clock recovery tried 5 times\n");
714
				break;
715
			}
716
		} else
1963 serge 717
			dp_info->tries = 0;
1403 serge 718
 
1963 serge 719
		voltage = dp_info->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
1403 serge 720
 
721
		/* Compute new train_set as requested by sink */
1963 serge 722
		dp_get_adjust_train(dp_info->link_status, dp_info->dp_lane_count, dp_info->train_set);
723
 
724
		radeon_dp_update_vs_emph(dp_info);
1403 serge 725
	}
1963 serge 726
	if (!clock_recovery) {
1403 serge 727
		DRM_ERROR("clock recovery failed\n");
1963 serge 728
		return -1;
729
	} else {
730
		DRM_DEBUG_KMS("clock recovery at voltage %d pre-emphasis %d\n",
731
			  dp_info->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK,
732
			  (dp_info->train_set[0] & DP_TRAIN_PRE_EMPHASIS_MASK) >>
1403 serge 733
			  DP_TRAIN_PRE_EMPHASIS_SHIFT);
1963 serge 734
		return 0;
735
	}
736
}
1403 serge 737
 
1963 serge 738
static int radeon_dp_link_train_ce(struct radeon_dp_link_train_info *dp_info)
739
{
740
	bool channel_eq;
1403 serge 741
 
1963 serge 742
	if (dp_info->tp3_supported)
743
		radeon_dp_set_tp(dp_info, DP_TRAINING_PATTERN_3);
1430 serge 744
	else
1963 serge 745
		radeon_dp_set_tp(dp_info, DP_TRAINING_PATTERN_2);
1403 serge 746
 
747
	/* channel equalization loop */
1963 serge 748
	dp_info->tries = 0;
1403 serge 749
	channel_eq = false;
1963 serge 750
	while (1) {
3192 Serge 751
		drm_dp_link_train_channel_eq_delay(dp_info->dpcd);
1963 serge 752
 
5078 serge 753
		if (drm_dp_dpcd_read_link_status(dp_info->aux,
754
						 dp_info->link_status) <= 0) {
2997 Serge 755
			DRM_ERROR("displayport link status failed\n");
1403 serge 756
			break;
2997 Serge 757
		}
1403 serge 758
 
3192 Serge 759
		if (drm_dp_channel_eq_ok(dp_info->link_status, dp_info->dp_lane_count)) {
1403 serge 760
			channel_eq = true;
761
			break;
762
		}
763
 
764
		/* Try 5 times */
1963 serge 765
		if (dp_info->tries > 5) {
1403 serge 766
			DRM_ERROR("channel eq failed: 5 tries\n");
767
			break;
768
		}
769
 
770
		/* Compute new train_set as requested by sink */
1963 serge 771
		dp_get_adjust_train(dp_info->link_status, dp_info->dp_lane_count, dp_info->train_set);
1403 serge 772
 
1963 serge 773
		radeon_dp_update_vs_emph(dp_info);
774
		dp_info->tries++;
1403 serge 775
	}
776
 
1963 serge 777
	if (!channel_eq) {
1403 serge 778
		DRM_ERROR("channel eq failed\n");
1963 serge 779
		return -1;
780
	} else {
781
		DRM_DEBUG_KMS("channel eq at voltage %d pre-emphasis %d\n",
782
			  dp_info->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK,
783
			  (dp_info->train_set[0] & DP_TRAIN_PRE_EMPHASIS_MASK)
1403 serge 784
			  >> DP_TRAIN_PRE_EMPHASIS_SHIFT);
1963 serge 785
		return 0;
786
	}
1403 serge 787
}
788
 
1963 serge 789
void radeon_dp_link_train(struct drm_encoder *encoder,
790
			  struct drm_connector *connector)
1403 serge 791
{
1963 serge 792
	struct drm_device *dev = encoder->dev;
793
	struct radeon_device *rdev = dev->dev_private;
794
	struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
795
	struct radeon_encoder_atom_dig *dig;
796
	struct radeon_connector *radeon_connector;
797
	struct radeon_connector_atom_dig *dig_connector;
798
	struct radeon_dp_link_train_info dp_info;
2160 serge 799
	int index;
800
	u8 tmp, frev, crev;
1403 serge 801
 
1963 serge 802
	if (!radeon_encoder->enc_priv)
803
		return;
804
	dig = radeon_encoder->enc_priv;
1403 serge 805
 
1963 serge 806
	radeon_connector = to_radeon_connector(connector);
807
	if (!radeon_connector->con_priv)
808
		return;
809
	dig_connector = radeon_connector->con_priv;
1403 serge 810
 
1963 serge 811
	if ((dig_connector->dp_sink_type != CONNECTOR_OBJECT_ID_DISPLAYPORT) &&
812
	    (dig_connector->dp_sink_type != CONNECTOR_OBJECT_ID_eDP))
813
		return;
1403 serge 814
 
2160 serge 815
	/* DPEncoderService newer than 1.1 can't program properly the
816
	 * training pattern. When facing such version use the
817
	 * DIGXEncoderControl (X== 1 | 2)
818
	 */
819
	dp_info.use_dpencoder = true;
820
	index = GetIndexIntoMasterTable(COMMAND, DPEncoderService);
821
	if (atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev)) {
822
		if (crev > 1) {
823
			dp_info.use_dpencoder = false;
824
		}
825
	}
826
 
1963 serge 827
	dp_info.enc_id = 0;
828
	if (dig->dig_encoder)
829
		dp_info.enc_id |= ATOM_DP_CONFIG_DIG2_ENCODER;
830
	else
831
		dp_info.enc_id |= ATOM_DP_CONFIG_DIG1_ENCODER;
832
	if (dig->linkb)
833
		dp_info.enc_id |= ATOM_DP_CONFIG_LINK_B;
834
	else
835
		dp_info.enc_id |= ATOM_DP_CONFIG_LINK_A;
1403 serge 836
 
5078 serge 837
	if (drm_dp_dpcd_readb(&radeon_connector->ddc_bus->aux, DP_MAX_LANE_COUNT, &tmp)
838
	    == 1) {
1963 serge 839
	if (ASIC_IS_DCE5(rdev) && (tmp & DP_TPS3_SUPPORTED))
840
		dp_info.tp3_supported = true;
841
	else
842
		dp_info.tp3_supported = false;
5078 serge 843
	} else {
844
		dp_info.tp3_supported = false;
845
	}
1403 serge 846
 
3192 Serge 847
	memcpy(dp_info.dpcd, dig_connector->dpcd, DP_RECEIVER_CAP_SIZE);
1963 serge 848
	dp_info.rdev = rdev;
849
	dp_info.encoder = encoder;
850
	dp_info.connector = connector;
851
	dp_info.dp_lane_count = dig_connector->dp_lane_count;
852
	dp_info.dp_clock = dig_connector->dp_clock;
5078 serge 853
	dp_info.aux = &radeon_connector->ddc_bus->aux;
1403 serge 854
 
1963 serge 855
	if (radeon_dp_link_train_init(&dp_info))
856
		goto done;
857
	if (radeon_dp_link_train_cr(&dp_info))
858
		goto done;
859
	if (radeon_dp_link_train_ce(&dp_info))
860
		goto done;
861
done:
862
	if (radeon_dp_link_train_finish(&dp_info))
863
		return;
1403 serge 864
}