Subversion Repositories Kolibri OS

Rev

Rev 5354 | Rev 6660 | Go to most recent revision | Details | Compare with Previous | Last modification | View Log | RSS feed

Rev Author Line No. Line
2325 Serge 1
/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2
 * All Rights Reserved.
3
 *
4
 * Permission is hereby granted, free of charge, to any person obtaining a
5
 * copy of this software and associated documentation files (the
6
 * "Software"), to deal in the Software without restriction, including
7
 * without limitation the rights to use, copy, modify, merge, publish,
8
 * distribute, sub license, and/or sell copies of the Software, and to
9
 * permit persons to whom the Software is furnished to do so, subject to
10
 * the following conditions:
11
 *
12
 * The above copyright notice and this permission notice (including the
13
 * next paragraph) shall be included in all copies or substantial portions
14
 * of the Software.
15
 *
16
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23
 */
24
 
25
#ifndef _I915_REG_H_
26
#define _I915_REG_H_
27
 
28
#define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a)))
5354 serge 29
#define _PLANE(plane, a, b) _PIPE(plane, a, b)
3243 Serge 30
#define _TRANSCODER(tran, a, b) ((a) + (tran)*((b)-(a)))
3031 serge 31
#define _PORT(port, a, b) ((a) + (port)*((b)-(a)))
5060 serge 32
#define _PIPE3(pipe, a, b, c) ((pipe) == PIPE_A ? (a) : \
33
			       (pipe) == PIPE_B ? (b) : (c))
6084 serge 34
#define _PORT3(port, a, b, c) ((port) == PORT_A ? (a) : \
35
			       (port) == PORT_B ? (b) : (c))
3031 serge 36
 
5354 serge 37
#define _MASKED_FIELD(mask, value) ({					   \
38
	if (__builtin_constant_p(mask))					   \
39
		BUILD_BUG_ON_MSG(((mask) & 0xffff0000), "Incorrect mask"); \
40
	if (__builtin_constant_p(value))				   \
41
		BUILD_BUG_ON_MSG((value) & 0xffff0000, "Incorrect value"); \
42
	if (__builtin_constant_p(mask) && __builtin_constant_p(value))	   \
43
		BUILD_BUG_ON_MSG((value) & ~(mask),			   \
44
				 "Incorrect value for mask");		   \
45
	(mask) << 16 | (value); })
46
#define _MASKED_BIT_ENABLE(a)	({ typeof(a) _a = (a); _MASKED_FIELD(_a, _a); })
47
#define _MASKED_BIT_DISABLE(a)	(_MASKED_FIELD((a), 0))
3031 serge 48
 
5354 serge 49
 
50
 
2325 Serge 51
/* PCI config space */
52
 
6084 serge 53
#define HPLLCC	0xc0 /* 85x only */
54
#define   GC_CLOCK_CONTROL_MASK		(0x7 << 0)
2325 Serge 55
#define   GC_CLOCK_133_200		(0 << 0)
56
#define   GC_CLOCK_100_200		(1 << 0)
57
#define   GC_CLOCK_100_133		(2 << 0)
6084 serge 58
#define   GC_CLOCK_133_266		(3 << 0)
59
#define   GC_CLOCK_133_200_2		(4 << 0)
60
#define   GC_CLOCK_133_266_2		(5 << 0)
61
#define   GC_CLOCK_166_266		(6 << 0)
62
#define   GC_CLOCK_166_250		(7 << 0)
63
 
2325 Serge 64
#define GCFGC2	0xda
65
#define GCFGC	0xf0 /* 915+ only */
66
#define   GC_LOW_FREQUENCY_ENABLE	(1 << 7)
67
#define   GC_DISPLAY_CLOCK_190_200_MHZ	(0 << 4)
68
#define   GC_DISPLAY_CLOCK_333_MHZ	(4 << 4)
4104 Serge 69
#define   GC_DISPLAY_CLOCK_267_MHZ_PNV	(0 << 4)
70
#define   GC_DISPLAY_CLOCK_333_MHZ_PNV	(1 << 4)
71
#define   GC_DISPLAY_CLOCK_444_MHZ_PNV	(2 << 4)
72
#define   GC_DISPLAY_CLOCK_200_MHZ_PNV	(5 << 4)
73
#define   GC_DISPLAY_CLOCK_133_MHZ_PNV	(6 << 4)
74
#define   GC_DISPLAY_CLOCK_167_MHZ_PNV	(7 << 4)
2325 Serge 75
#define   GC_DISPLAY_CLOCK_MASK		(7 << 4)
76
#define   GM45_GC_RENDER_CLOCK_MASK	(0xf << 0)
77
#define   GM45_GC_RENDER_CLOCK_266_MHZ	(8 << 0)
78
#define   GM45_GC_RENDER_CLOCK_320_MHZ	(9 << 0)
79
#define   GM45_GC_RENDER_CLOCK_400_MHZ	(0xb << 0)
80
#define   GM45_GC_RENDER_CLOCK_533_MHZ	(0xc << 0)
81
#define   I965_GC_RENDER_CLOCK_MASK	(0xf << 0)
82
#define   I965_GC_RENDER_CLOCK_267_MHZ	(2 << 0)
83
#define   I965_GC_RENDER_CLOCK_333_MHZ	(3 << 0)
84
#define   I965_GC_RENDER_CLOCK_444_MHZ	(4 << 0)
85
#define   I965_GC_RENDER_CLOCK_533_MHZ	(5 << 0)
86
#define   I945_GC_RENDER_CLOCK_MASK	(7 << 0)
87
#define   I945_GC_RENDER_CLOCK_166_MHZ	(0 << 0)
88
#define   I945_GC_RENDER_CLOCK_200_MHZ	(1 << 0)
89
#define   I945_GC_RENDER_CLOCK_250_MHZ	(3 << 0)
90
#define   I945_GC_RENDER_CLOCK_400_MHZ	(5 << 0)
91
#define   I915_GC_RENDER_CLOCK_MASK	(7 << 0)
92
#define   I915_GC_RENDER_CLOCK_166_MHZ	(0 << 0)
93
#define   I915_GC_RENDER_CLOCK_200_MHZ	(1 << 0)
94
#define   I915_GC_RENDER_CLOCK_333_MHZ	(4 << 0)
5354 serge 95
#define GCDGMBUS 0xcc
5060 serge 96
#define PCI_LBPC 0xf4 /* legacy/combination backlight modes, also called LBB */
2325 Serge 97
 
5060 serge 98
 
2325 Serge 99
/* Graphics reset regs */
5354 serge 100
#define I915_GDRST 0xc0 /* PCI config register */
2325 Serge 101
#define  GRDOM_FULL	(0<<2)
102
#define  GRDOM_RENDER	(1<<2)
103
#define  GRDOM_MEDIA	(3<<2)
3746 Serge 104
#define  GRDOM_MASK	(3<<2)
5354 serge 105
#define  GRDOM_RESET_STATUS (1<<1)
3031 serge 106
#define  GRDOM_RESET_ENABLE (1<<0)
2325 Serge 107
 
6084 serge 108
#define ILK_GDSR (MCHBAR_MIRROR_BASE + 0x2ca4)
5060 serge 109
#define  ILK_GRDOM_FULL		(0<<1)
110
#define  ILK_GRDOM_RENDER	(1<<1)
111
#define  ILK_GRDOM_MEDIA	(3<<1)
112
#define  ILK_GRDOM_MASK		(3<<1)
113
#define  ILK_GRDOM_RESET_ENABLE (1<<0)
114
 
2325 Serge 115
#define GEN6_MBCUNIT_SNPCR	0x900c /* for LLC config */
116
#define   GEN6_MBC_SNPCR_SHIFT	21
117
#define   GEN6_MBC_SNPCR_MASK	(3<<21)
118
#define   GEN6_MBC_SNPCR_MAX	(0<<21)
119
#define   GEN6_MBC_SNPCR_MED	(1<<21)
120
#define   GEN6_MBC_SNPCR_LOW	(2<<21)
121
#define   GEN6_MBC_SNPCR_MIN	(3<<21) /* only 1/16th of the cache is shared */
122
 
5060 serge 123
#define VLV_G3DCTL		0x9024
124
#define VLV_GSCKGCTL		0x9028
125
 
3031 serge 126
#define GEN6_MBCTL		0x0907c
127
#define   GEN6_MBCTL_ENABLE_BOOT_FETCH	(1 << 4)
128
#define   GEN6_MBCTL_CTX_FETCH_NEEDED	(1 << 3)
129
#define   GEN6_MBCTL_BME_UPDATE_ENABLE	(1 << 2)
130
#define   GEN6_MBCTL_MAE_UPDATE_ENABLE	(1 << 1)
131
#define   GEN6_MBCTL_BOOT_FETCH_MECH	(1 << 0)
132
 
2325 Serge 133
#define GEN6_GDRST	0x941c
134
#define  GEN6_GRDOM_FULL		(1 << 0)
135
#define  GEN6_GRDOM_RENDER		(1 << 1)
136
#define  GEN6_GRDOM_MEDIA		(1 << 2)
137
#define  GEN6_GRDOM_BLT			(1 << 3)
138
 
3031 serge 139
#define RING_PP_DIR_BASE(ring)		((ring)->mmio_base+0x228)
140
#define RING_PP_DIR_BASE_READ(ring)	((ring)->mmio_base+0x518)
141
#define RING_PP_DIR_DCLV(ring)		((ring)->mmio_base+0x220)
142
#define   PP_DIR_DCLV_2G		0xffffffff
143
 
4560 Serge 144
#define GEN8_RING_PDP_UDW(ring, n)	((ring)->mmio_base+0x270 + ((n) * 8 + 4))
145
#define GEN8_RING_PDP_LDW(ring, n)	((ring)->mmio_base+0x270 + (n) * 8)
146
 
6084 serge 147
#define GEN8_R_PWR_CLK_STATE		0x20C8
148
#define   GEN8_RPCS_ENABLE		(1 << 31)
149
#define   GEN8_RPCS_S_CNT_ENABLE	(1 << 18)
150
#define   GEN8_RPCS_S_CNT_SHIFT		15
151
#define   GEN8_RPCS_S_CNT_MASK		(0x7 << GEN8_RPCS_S_CNT_SHIFT)
152
#define   GEN8_RPCS_SS_CNT_ENABLE	(1 << 11)
153
#define   GEN8_RPCS_SS_CNT_SHIFT	8
154
#define   GEN8_RPCS_SS_CNT_MASK		(0x7 << GEN8_RPCS_SS_CNT_SHIFT)
155
#define   GEN8_RPCS_EU_MAX_SHIFT	4
156
#define   GEN8_RPCS_EU_MAX_MASK		(0xf << GEN8_RPCS_EU_MAX_SHIFT)
157
#define   GEN8_RPCS_EU_MIN_SHIFT	0
158
#define   GEN8_RPCS_EU_MIN_MASK		(0xf << GEN8_RPCS_EU_MIN_SHIFT)
159
 
3031 serge 160
#define GAM_ECOCHK			0x4090
6084 serge 161
#define   BDW_DISABLE_HDC_INVALIDATION	(1<<25)
3031 serge 162
#define   ECOCHK_SNB_BIT		(1<<10)
6084 serge 163
#define   ECOCHK_DIS_TLB		(1<<8)
3746 Serge 164
#define   HSW_ECOCHK_ARB_PRIO_SOL	(1<<6)
3031 serge 165
#define   ECOCHK_PPGTT_CACHE64B		(0x3<<3)
166
#define   ECOCHK_PPGTT_CACHE4B		(0x0<<3)
3746 Serge 167
#define   ECOCHK_PPGTT_GFDT_IVB		(0x1<<4)
168
#define   ECOCHK_PPGTT_LLC_IVB		(0x1<<3)
169
#define   ECOCHK_PPGTT_UC_HSW		(0x1<<3)
170
#define   ECOCHK_PPGTT_WT_HSW		(0x2<<3)
171
#define   ECOCHK_PPGTT_WB_HSW		(0x3<<3)
3031 serge 172
 
173
#define GAC_ECO_BITS			0x14090
3746 Serge 174
#define   ECOBITS_SNB_BIT		(1<<13)
3031 serge 175
#define   ECOBITS_PPGTT_CACHE64B	(3<<8)
176
#define   ECOBITS_PPGTT_CACHE4B		(0<<8)
177
 
178
#define GAB_CTL				0x24000
179
#define   GAB_CTL_CONT_AFTER_PAGEFAULT	(1<<8)
180
 
6084 serge 181
#define GEN6_STOLEN_RESERVED		0x1082C0
182
#define GEN6_STOLEN_RESERVED_ADDR_MASK	(0xFFF << 20)
183
#define GEN7_STOLEN_RESERVED_ADDR_MASK	(0x3FFF << 18)
184
#define GEN6_STOLEN_RESERVED_SIZE_MASK	(3 << 4)
185
#define GEN6_STOLEN_RESERVED_1M		(0 << 4)
186
#define GEN6_STOLEN_RESERVED_512K	(1 << 4)
187
#define GEN6_STOLEN_RESERVED_256K	(2 << 4)
188
#define GEN6_STOLEN_RESERVED_128K	(3 << 4)
189
#define GEN7_STOLEN_RESERVED_SIZE_MASK	(1 << 5)
190
#define GEN7_STOLEN_RESERVED_1M		(0 << 5)
191
#define GEN7_STOLEN_RESERVED_256K	(1 << 5)
192
#define GEN8_STOLEN_RESERVED_SIZE_MASK	(3 << 7)
193
#define GEN8_STOLEN_RESERVED_1M		(0 << 7)
194
#define GEN8_STOLEN_RESERVED_2M		(1 << 7)
195
#define GEN8_STOLEN_RESERVED_4M		(2 << 7)
196
#define GEN8_STOLEN_RESERVED_8M		(3 << 7)
5354 serge 197
 
2325 Serge 198
/* VGA stuff */
199
 
200
#define VGA_ST01_MDA 0x3ba
201
#define VGA_ST01_CGA 0x3da
202
 
203
#define VGA_MSR_WRITE 0x3c2
204
#define VGA_MSR_READ 0x3cc
205
#define   VGA_MSR_MEM_EN (1<<1)
206
#define   VGA_MSR_CGA_MODE (1<<0)
207
 
4104 Serge 208
#define VGA_SR_INDEX 0x3c4
3480 Serge 209
#define SR01			1
4104 Serge 210
#define VGA_SR_DATA 0x3c5
2325 Serge 211
 
212
#define VGA_AR_INDEX 0x3c0
213
#define   VGA_AR_VID_EN (1<<5)
214
#define VGA_AR_DATA_WRITE 0x3c0
215
#define VGA_AR_DATA_READ 0x3c1
216
 
217
#define VGA_GR_INDEX 0x3ce
218
#define VGA_GR_DATA 0x3cf
219
/* GR05 */
220
#define   VGA_GR_MEM_READ_MODE_SHIFT 3
221
#define     VGA_GR_MEM_READ_MODE_PLANE 1
222
/* GR06 */
223
#define   VGA_GR_MEM_MODE_MASK 0xc
224
#define   VGA_GR_MEM_MODE_SHIFT 2
225
#define   VGA_GR_MEM_A0000_AFFFF 0
226
#define   VGA_GR_MEM_A0000_BFFFF 1
227
#define   VGA_GR_MEM_B0000_B7FFF 2
228
#define   VGA_GR_MEM_B0000_BFFFF 3
229
 
230
#define VGA_DACMASK 0x3c6
231
#define VGA_DACRX 0x3c7
232
#define VGA_DACWX 0x3c8
233
#define VGA_DACDATA 0x3c9
234
 
235
#define VGA_CR_INDEX_MDA 0x3b4
236
#define VGA_CR_DATA_MDA 0x3b5
237
#define VGA_CR_INDEX_CGA 0x3d4
238
#define VGA_CR_DATA_CGA 0x3d5
239
 
240
/*
5060 serge 241
 * Instruction field definitions used by the command parser
242
 */
243
#define INSTR_CLIENT_SHIFT      29
244
#define INSTR_CLIENT_MASK       0xE0000000
245
#define   INSTR_MI_CLIENT       0x0
246
#define   INSTR_BC_CLIENT       0x2
247
#define   INSTR_RC_CLIENT       0x3
248
#define INSTR_SUBCLIENT_SHIFT   27
249
#define INSTR_SUBCLIENT_MASK    0x18000000
250
#define   INSTR_MEDIA_SUBCLIENT 0x2
6084 serge 251
#define INSTR_26_TO_24_MASK	0x7000000
252
#define   INSTR_26_TO_24_SHIFT	24
5060 serge 253
 
254
/*
2325 Serge 255
 * Memory interface instructions used by the kernel
256
 */
257
#define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
5060 serge 258
/* Many MI commands use bit 22 of the header dword for GGTT vs PPGTT */
259
#define  MI_GLOBAL_GTT    (1<<22)
2325 Serge 260
 
261
#define MI_NOOP			MI_INSTR(0, 0)
262
#define MI_USER_INTERRUPT	MI_INSTR(0x02, 0)
263
#define MI_WAIT_FOR_EVENT       MI_INSTR(0x03, 0)
264
#define   MI_WAIT_FOR_OVERLAY_FLIP	(1<<16)
265
#define   MI_WAIT_FOR_PLANE_B_FLIP      (1<<6)
266
#define   MI_WAIT_FOR_PLANE_A_FLIP      (1<<2)
267
#define   MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
268
#define MI_FLUSH		MI_INSTR(0x04, 0)
269
#define   MI_READ_FLUSH		(1 << 0)
270
#define   MI_EXE_FLUSH		(1 << 1)
271
#define   MI_NO_WRITE_FLUSH	(1 << 2)
272
#define   MI_SCENE_COUNT	(1 << 3) /* just increment scene count */
273
#define   MI_END_SCENE		(1 << 4) /* flush binner and incr scene count */
274
#define   MI_INVALIDATE_ISP	(1 << 5) /* invalidate indirect state pointers */
4560 Serge 275
#define MI_REPORT_HEAD		MI_INSTR(0x07, 0)
276
#define MI_ARB_ON_OFF		MI_INSTR(0x08, 0)
277
#define   MI_ARB_ENABLE			(1<<0)
278
#define   MI_ARB_DISABLE		(0<<0)
2325 Serge 279
#define MI_BATCH_BUFFER_END	MI_INSTR(0x0a, 0)
280
#define MI_SUSPEND_FLUSH	MI_INSTR(0x0b, 0)
281
#define   MI_SUSPEND_FLUSH_EN	(1<<0)
6084 serge 282
#define MI_SET_APPID		MI_INSTR(0x0e, 0)
2342 Serge 283
#define MI_OVERLAY_FLIP		MI_INSTR(0x11, 0)
2325 Serge 284
#define   MI_OVERLAY_CONTINUE	(0x0<<21)
285
#define   MI_OVERLAY_ON		(0x1<<21)
286
#define   MI_OVERLAY_OFF	(0x2<<21)
287
#define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
288
#define MI_DISPLAY_FLIP		MI_INSTR(0x14, 2)
289
#define MI_DISPLAY_FLIP_I915	MI_INSTR(0x14, 1)
290
#define   MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
3031 serge 291
/* IVB has funny definitions for which plane to flip. */
292
#define   MI_DISPLAY_FLIP_IVB_PLANE_A  (0 << 19)
293
#define   MI_DISPLAY_FLIP_IVB_PLANE_B  (1 << 19)
294
#define   MI_DISPLAY_FLIP_IVB_SPRITE_A (2 << 19)
295
#define   MI_DISPLAY_FLIP_IVB_SPRITE_B (3 << 19)
296
#define   MI_DISPLAY_FLIP_IVB_PLANE_C  (4 << 19)
297
#define   MI_DISPLAY_FLIP_IVB_SPRITE_C (5 << 19)
5354 serge 298
/* SKL ones */
299
#define   MI_DISPLAY_FLIP_SKL_PLANE_1_A	(0 << 8)
300
#define   MI_DISPLAY_FLIP_SKL_PLANE_1_B	(1 << 8)
301
#define   MI_DISPLAY_FLIP_SKL_PLANE_1_C	(2 << 8)
302
#define   MI_DISPLAY_FLIP_SKL_PLANE_2_A	(4 << 8)
303
#define   MI_DISPLAY_FLIP_SKL_PLANE_2_B	(5 << 8)
304
#define   MI_DISPLAY_FLIP_SKL_PLANE_2_C	(6 << 8)
305
#define   MI_DISPLAY_FLIP_SKL_PLANE_3_A	(7 << 8)
306
#define   MI_DISPLAY_FLIP_SKL_PLANE_3_B	(8 << 8)
307
#define   MI_DISPLAY_FLIP_SKL_PLANE_3_C	(9 << 8)
5060 serge 308
#define MI_SEMAPHORE_MBOX	MI_INSTR(0x16, 1) /* gen6, gen7 */
4560 Serge 309
#define   MI_SEMAPHORE_GLOBAL_GTT    (1<<22)
310
#define   MI_SEMAPHORE_UPDATE	    (1<<21)
311
#define   MI_SEMAPHORE_COMPARE	    (1<<20)
312
#define   MI_SEMAPHORE_REGISTER	    (1<<18)
313
#define   MI_SEMAPHORE_SYNC_VR	    (0<<16) /* RCS  wait for VCS  (RVSYNC) */
314
#define   MI_SEMAPHORE_SYNC_VER	    (1<<16) /* RCS  wait for VECS (RVESYNC) */
315
#define   MI_SEMAPHORE_SYNC_BR	    (2<<16) /* RCS  wait for BCS  (RBSYNC) */
316
#define   MI_SEMAPHORE_SYNC_BV	    (0<<16) /* VCS  wait for BCS  (VBSYNC) */
317
#define   MI_SEMAPHORE_SYNC_VEV	    (1<<16) /* VCS  wait for VECS (VVESYNC) */
318
#define   MI_SEMAPHORE_SYNC_RV	    (2<<16) /* VCS  wait for RCS  (VRSYNC) */
319
#define   MI_SEMAPHORE_SYNC_RB	    (0<<16) /* BCS  wait for RCS  (BRSYNC) */
320
#define   MI_SEMAPHORE_SYNC_VEB	    (1<<16) /* BCS  wait for VECS (BVESYNC) */
321
#define   MI_SEMAPHORE_SYNC_VB	    (2<<16) /* BCS  wait for VCS  (BVSYNC) */
322
#define   MI_SEMAPHORE_SYNC_BVE	    (0<<16) /* VECS wait for BCS  (VEBSYNC) */
323
#define   MI_SEMAPHORE_SYNC_VVE	    (1<<16) /* VECS wait for VCS  (VEVSYNC) */
324
#define   MI_SEMAPHORE_SYNC_RVE	    (2<<16) /* VECS wait for RCS  (VERSYNC) */
6084 serge 325
#define   MI_SEMAPHORE_SYNC_INVALID (3<<16)
5060 serge 326
#define   MI_SEMAPHORE_SYNC_MASK    (3<<16)
2325 Serge 327
#define MI_SET_CONTEXT		MI_INSTR(0x18, 0)
328
#define   MI_MM_SPACE_GTT		(1<<8)
329
#define   MI_MM_SPACE_PHYSICAL		(0<<8)
330
#define   MI_SAVE_EXT_STATE_EN		(1<<3)
331
#define   MI_RESTORE_EXT_STATE_EN	(1<<2)
332
#define   MI_FORCE_RESTORE		(1<<1)
333
#define   MI_RESTORE_INHIBIT		(1<<0)
6084 serge 334
#define   HSW_MI_RS_SAVE_STATE_EN       (1<<3)
335
#define   HSW_MI_RS_RESTORE_STATE_EN    (1<<2)
5060 serge 336
#define MI_SEMAPHORE_SIGNAL	MI_INSTR(0x1b, 0) /* GEN8+ */
337
#define   MI_SEMAPHORE_TARGET(engine)	((engine)<<15)
338
#define MI_SEMAPHORE_WAIT	MI_INSTR(0x1c, 2) /* GEN8+ */
339
#define   MI_SEMAPHORE_POLL		(1<<15)
340
#define   MI_SEMAPHORE_SAD_GTE_SDD	(1<<12)
2325 Serge 341
#define MI_STORE_DWORD_IMM	MI_INSTR(0x20, 1)
6084 serge 342
#define MI_STORE_DWORD_IMM_GEN4	MI_INSTR(0x20, 2)
343
#define   MI_MEM_VIRTUAL	(1 << 22) /* 945,g33,965 */
344
#define   MI_USE_GGTT		(1 << 22) /* g4x+ */
2325 Serge 345
#define MI_STORE_DWORD_INDEX	MI_INSTR(0x21, 1)
346
#define   MI_STORE_DWORD_INDEX_SHIFT 2
347
/* Official intel docs are somewhat sloppy concerning MI_LOAD_REGISTER_IMM:
348
 * - Always issue a MI_NOOP _before_ the MI_LOAD_REGISTER_IMM - otherwise hw
349
 *   simply ignores the register load under certain conditions.
350
 * - One can actually load arbitrary many arbitrary registers: Simply issue x
351
 *   address/value pairs. Don't overdue it, though, x <= 2^4 must hold!
352
 */
5060 serge 353
#define MI_LOAD_REGISTER_IMM(x)	MI_INSTR(0x22, 2*(x)-1)
5354 serge 354
#define   MI_LRI_FORCE_POSTED		(1<<12)
6084 serge 355
#define MI_STORE_REGISTER_MEM        MI_INSTR(0x24, 1)
356
#define MI_STORE_REGISTER_MEM_GEN8   MI_INSTR(0x24, 2)
4560 Serge 357
#define   MI_SRM_LRM_GLOBAL_GTT		(1<<22)
2325 Serge 358
#define MI_FLUSH_DW		MI_INSTR(0x26, 1) /* for GEN6 */
3243 Serge 359
#define   MI_FLUSH_DW_STORE_INDEX	(1<<21)
6084 serge 360
#define   MI_INVALIDATE_TLB		(1<<18)
3243 Serge 361
#define   MI_FLUSH_DW_OP_STOREDW	(1<<14)
5060 serge 362
#define   MI_FLUSH_DW_OP_MASK		(3<<14)
363
#define   MI_FLUSH_DW_NOTIFY		(1<<8)
6084 serge 364
#define   MI_INVALIDATE_BSD		(1<<7)
3243 Serge 365
#define   MI_FLUSH_DW_USE_GTT		(1<<2)
366
#define   MI_FLUSH_DW_USE_PPGTT		(0<<2)
6084 serge 367
#define MI_LOAD_REGISTER_MEM	   MI_INSTR(0x29, 1)
368
#define MI_LOAD_REGISTER_MEM_GEN8  MI_INSTR(0x29, 2)
2325 Serge 369
#define MI_BATCH_BUFFER		MI_INSTR(0x30, 1)
6084 serge 370
#define   MI_BATCH_NON_SECURE		(1)
3243 Serge 371
/* for snb/ivb/vlv this also means "batch in ppgtt" when ppgtt is enabled. */
6084 serge 372
#define   MI_BATCH_NON_SECURE_I965	(1<<8)
3243 Serge 373
#define   MI_BATCH_PPGTT_HSW		(1<<8)
6084 serge 374
#define   MI_BATCH_NON_SECURE_HSW	(1<<13)
2325 Serge 375
#define MI_BATCH_BUFFER_START	MI_INSTR(0x31, 0)
3031 serge 376
#define   MI_BATCH_GTT		    (2<<6) /* aliased with (1<<7) on gen4 */
4560 Serge 377
#define MI_BATCH_BUFFER_START_GEN8	MI_INSTR(0x31, 1)
6084 serge 378
#define   MI_BATCH_RESOURCE_STREAMER (1<<10)
4560 Serge 379
 
5354 serge 380
#define MI_PREDICATE_SRC0	(0x2400)
381
#define MI_PREDICATE_SRC1	(0x2408)
4560 Serge 382
 
383
#define MI_PREDICATE_RESULT_2	(0x2214)
384
#define  LOWER_SLICE_ENABLED	(1<<0)
385
#define  LOWER_SLICE_DISABLED	(0<<0)
386
 
2325 Serge 387
/*
388
 * 3D instructions used by the kernel
389
 */
390
#define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
391
 
392
#define GFX_OP_RASTER_RULES    ((0x3<<29)|(0x7<<24))
393
#define GFX_OP_SCISSOR         ((0x3<<29)|(0x1c<<24)|(0x10<<19))
394
#define   SC_UPDATE_SCISSOR       (0x1<<1)
395
#define   SC_ENABLE_MASK          (0x1<<0)
396
#define   SC_ENABLE               (0x1<<0)
397
#define GFX_OP_LOAD_INDIRECT   ((0x3<<29)|(0x1d<<24)|(0x7<<16))
398
#define GFX_OP_SCISSOR_INFO    ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
399
#define   SCI_YMIN_MASK      (0xffff<<16)
400
#define   SCI_XMIN_MASK      (0xffff<<0)
401
#define   SCI_YMAX_MASK      (0xffff<<16)
402
#define   SCI_XMAX_MASK      (0xffff<<0)
403
#define GFX_OP_SCISSOR_ENABLE	 ((0x3<<29)|(0x1c<<24)|(0x10<<19))
404
#define GFX_OP_SCISSOR_RECT	 ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
405
#define GFX_OP_COLOR_FACTOR      ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
406
#define GFX_OP_STIPPLE           ((0x3<<29)|(0x1d<<24)|(0x83<<16))
407
#define GFX_OP_MAP_INFO          ((0x3<<29)|(0x1d<<24)|0x4)
408
#define GFX_OP_DESTBUFFER_VARS   ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
409
#define GFX_OP_DESTBUFFER_INFO	 ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
410
#define GFX_OP_DRAWRECT_INFO     ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
411
#define GFX_OP_DRAWRECT_INFO_I965  ((0x7900<<16)|0x2)
5128 serge 412
 
413
#define COLOR_BLT_CMD			(2<<29 | 0x40<<22 | (5-2))
6084 serge 414
#define SRC_COPY_BLT_CMD		((2<<29)|(0x43<<22)|4)
2325 Serge 415
#define XY_SRC_COPY_BLT_CMD		((2<<29)|(0x53<<22)|6)
416
#define XY_MONO_SRC_COPY_IMM_BLT	((2<<29)|(0x71<<22)|5)
5128 serge 417
#define   BLT_WRITE_A			(2<<20)
418
#define   BLT_WRITE_RGB			(1<<20)
419
#define   BLT_WRITE_RGBA		(BLT_WRITE_RGB | BLT_WRITE_A)
2325 Serge 420
#define   BLT_DEPTH_8			(0<<24)
421
#define   BLT_DEPTH_16_565		(1<<24)
422
#define   BLT_DEPTH_16_1555		(2<<24)
423
#define   BLT_DEPTH_32			(3<<24)
5128 serge 424
#define   BLT_ROP_SRC_COPY		(0xcc<<16)
425
#define   BLT_ROP_COLOR_COPY		(0xf0<<16)
2325 Serge 426
#define XY_SRC_COPY_BLT_SRC_TILED	(1<<15) /* 965+ only */
427
#define XY_SRC_COPY_BLT_DST_TILED	(1<<11) /* 965+ only */
428
#define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
429
#define   ASYNC_FLIP                (1<<22)
430
#define   DISPLAY_PLANE_A           (0<<20)
431
#define   DISPLAY_PLANE_B           (1<<20)
6084 serge 432
#define GFX_OP_PIPE_CONTROL(len)	((0x3<<29)|(0x3<<27)|(0x2<<24)|((len)-2))
433
#define   PIPE_CONTROL_FLUSH_L3				(1<<27)
3480 Serge 434
#define   PIPE_CONTROL_GLOBAL_GTT_IVB			(1<<24) /* gen7+ */
5060 serge 435
#define   PIPE_CONTROL_MMIO_WRITE			(1<<23)
436
#define   PIPE_CONTROL_STORE_DATA_INDEX			(1<<21)
2342 Serge 437
#define   PIPE_CONTROL_CS_STALL				(1<<20)
3031 serge 438
#define   PIPE_CONTROL_TLB_INVALIDATE			(1<<18)
5354 serge 439
#define   PIPE_CONTROL_MEDIA_STATE_CLEAR		(1<<16)
6084 serge 440
#define   PIPE_CONTROL_QW_WRITE				(1<<14)
5060 serge 441
#define   PIPE_CONTROL_POST_SYNC_OP_MASK                (3<<14)
6084 serge 442
#define   PIPE_CONTROL_DEPTH_STALL			(1<<13)
2342 Serge 443
#define   PIPE_CONTROL_WRITE_FLUSH			(1<<12)
444
#define   PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH	(1<<12) /* gen6+ */
445
#define   PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE	(1<<11) /* MBZ on Ironlake */
446
#define   PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE		(1<<10) /* GM45+ only */
447
#define   PIPE_CONTROL_INDIRECT_STATE_DISABLE		(1<<9)
6084 serge 448
#define   PIPE_CONTROL_NOTIFY				(1<<8)
5060 serge 449
#define   PIPE_CONTROL_FLUSH_ENABLE			(1<<7) /* gen7+ */
6084 serge 450
#define   PIPE_CONTROL_DC_FLUSH_ENABLE			(1<<5)
2342 Serge 451
#define   PIPE_CONTROL_VF_CACHE_INVALIDATE		(1<<4)
452
#define   PIPE_CONTROL_CONST_CACHE_INVALIDATE		(1<<3)
453
#define   PIPE_CONTROL_STATE_CACHE_INVALIDATE		(1<<2)
454
#define   PIPE_CONTROL_STALL_AT_SCOREBOARD		(1<<1)
455
#define   PIPE_CONTROL_DEPTH_CACHE_FLUSH		(1<<0)
2325 Serge 456
#define   PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
457
 
5060 serge 458
/*
459
 * Commands used only by the command parser
460
 */
461
#define MI_SET_PREDICATE        MI_INSTR(0x01, 0)
462
#define MI_ARB_CHECK            MI_INSTR(0x05, 0)
463
#define MI_RS_CONTROL           MI_INSTR(0x06, 0)
464
#define MI_URB_ATOMIC_ALLOC     MI_INSTR(0x09, 0)
465
#define MI_PREDICATE            MI_INSTR(0x0C, 0)
466
#define MI_RS_CONTEXT           MI_INSTR(0x0F, 0)
467
#define MI_TOPOLOGY_FILTER      MI_INSTR(0x0D, 0)
468
#define MI_LOAD_SCAN_LINES_EXCL MI_INSTR(0x13, 0)
469
#define MI_URB_CLEAR            MI_INSTR(0x19, 0)
470
#define MI_UPDATE_GTT           MI_INSTR(0x23, 0)
471
#define MI_CLFLUSH              MI_INSTR(0x27, 0)
472
#define MI_REPORT_PERF_COUNT    MI_INSTR(0x28, 0)
473
#define   MI_REPORT_PERF_COUNT_GGTT (1<<0)
474
#define MI_LOAD_REGISTER_REG    MI_INSTR(0x2A, 0)
475
#define MI_RS_STORE_DATA_IMM    MI_INSTR(0x2B, 0)
476
#define MI_LOAD_URB_MEM         MI_INSTR(0x2C, 0)
477
#define MI_STORE_URB_MEM        MI_INSTR(0x2D, 0)
478
#define MI_CONDITIONAL_BATCH_BUFFER_END MI_INSTR(0x36, 0)
2325 Serge 479
 
5060 serge 480
#define PIPELINE_SELECT                ((0x3<<29)|(0x1<<27)|(0x1<<24)|(0x4<<16))
481
#define GFX_OP_3DSTATE_VF_STATISTICS   ((0x3<<29)|(0x1<<27)|(0x0<<24)|(0xB<<16))
482
#define MEDIA_VFE_STATE                ((0x3<<29)|(0x2<<27)|(0x0<<24)|(0x0<<16))
483
#define  MEDIA_VFE_STATE_MMIO_ACCESS_MASK (0x18)
484
#define GPGPU_OBJECT                   ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x4<<16))
485
#define GPGPU_WALKER                   ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x5<<16))
486
#define GFX_OP_3DSTATE_DX9_CONSTANTF_VS \
487
	((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x39<<16))
488
#define GFX_OP_3DSTATE_DX9_CONSTANTF_PS \
489
	((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x3A<<16))
490
#define GFX_OP_3DSTATE_SO_DECL_LIST \
491
	((0x3<<29)|(0x3<<27)|(0x1<<24)|(0x17<<16))
492
 
493
#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_VS \
494
	((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x43<<16))
495
#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_GS \
496
	((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x44<<16))
497
#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_HS \
498
	((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x45<<16))
499
#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_DS \
500
	((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x46<<16))
501
#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_PS \
502
	((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x47<<16))
503
 
504
#define MFX_WAIT  ((0x3<<29)|(0x1<<27)|(0x0<<16))
505
 
506
#define COLOR_BLT     ((0x2<<29)|(0x40<<22))
507
#define SRC_COPY_BLT  ((0x2<<29)|(0x43<<22))
508
 
2325 Serge 509
/*
5060 serge 510
 * Registers used only by the command parser
511
 */
512
#define BCS_SWCTRL 0x22200
513
 
6084 serge 514
#define GPGPU_THREADS_DISPATCHED        0x2290
515
#define HS_INVOCATION_COUNT             0x2300
516
#define DS_INVOCATION_COUNT             0x2308
517
#define IA_VERTICES_COUNT               0x2310
518
#define IA_PRIMITIVES_COUNT             0x2318
519
#define VS_INVOCATION_COUNT             0x2320
520
#define GS_INVOCATION_COUNT             0x2328
521
#define GS_PRIMITIVES_COUNT             0x2330
522
#define CL_INVOCATION_COUNT             0x2338
523
#define CL_PRIMITIVES_COUNT             0x2340
524
#define PS_INVOCATION_COUNT             0x2348
525
#define PS_DEPTH_COUNT                  0x2350
5060 serge 526
 
527
/* There are the 4 64-bit counter registers, one for each stream output */
528
#define GEN7_SO_NUM_PRIMS_WRITTEN(n) (0x5200 + (n) * 8)
529
 
530
#define GEN7_SO_PRIM_STORAGE_NEEDED(n)  (0x5240 + (n) * 8)
531
 
532
#define GEN7_3DPRIM_END_OFFSET          0x2420
533
#define GEN7_3DPRIM_START_VERTEX        0x2430
534
#define GEN7_3DPRIM_VERTEX_COUNT        0x2434
535
#define GEN7_3DPRIM_INSTANCE_COUNT      0x2438
536
#define GEN7_3DPRIM_START_INSTANCE      0x243C
537
#define GEN7_3DPRIM_BASE_VERTEX         0x2440
538
 
6084 serge 539
#define GEN7_GPGPU_DISPATCHDIMX         0x2500
540
#define GEN7_GPGPU_DISPATCHDIMY         0x2504
541
#define GEN7_GPGPU_DISPATCHDIMZ         0x2508
542
 
5060 serge 543
#define OACONTROL 0x2360
544
 
545
#define _GEN7_PIPEA_DE_LOAD_SL	0x70068
546
#define _GEN7_PIPEB_DE_LOAD_SL	0x71068
547
#define GEN7_PIPE_DE_LOAD_SL(pipe) _PIPE(pipe, \
548
					 _GEN7_PIPEA_DE_LOAD_SL, \
549
					 _GEN7_PIPEB_DE_LOAD_SL)
550
 
551
/*
2325 Serge 552
 * Reset registers
553
 */
554
#define DEBUG_RESET_I830		0x6070
555
#define  DEBUG_RESET_FULL		(1<<7)
556
#define  DEBUG_RESET_RENDER		(1<<8)
557
#define  DEBUG_RESET_DISPLAY		(1<<9)
558
 
3031 serge 559
/*
4104 Serge 560
 * IOSF sideband
561
 */
562
#define VLV_IOSF_DOORBELL_REQ			(VLV_DISPLAY_BASE + 0x2100)
563
#define   IOSF_DEVFN_SHIFT			24
564
#define   IOSF_OPCODE_SHIFT			16
565
#define   IOSF_PORT_SHIFT			8
566
#define   IOSF_BYTE_ENABLES_SHIFT		4
567
#define   IOSF_BAR_SHIFT			1
568
#define   IOSF_SB_BUSY				(1<<0)
4560 Serge 569
#define   IOSF_PORT_BUNIT			0x3
4104 Serge 570
#define   IOSF_PORT_PUNIT			0x4
571
#define   IOSF_PORT_NC				0x11
572
#define   IOSF_PORT_DPIO			0x12
5060 serge 573
#define   IOSF_PORT_DPIO_2			0x1a
4560 Serge 574
#define   IOSF_PORT_GPIO_NC			0x13
575
#define   IOSF_PORT_CCK				0x14
576
#define   IOSF_PORT_CCU				0xA9
577
#define   IOSF_PORT_GPS_CORE			0x48
578
#define   IOSF_PORT_FLISDSI			0x1B
4104 Serge 579
#define VLV_IOSF_DATA				(VLV_DISPLAY_BASE + 0x2104)
580
#define VLV_IOSF_ADDR				(VLV_DISPLAY_BASE + 0x2108)
581
 
4560 Serge 582
/* See configdb bunit SB addr map */
583
#define BUNIT_REG_BISOC				0x11
584
 
585
#define PUNIT_REG_DSPFREQ			0x36
5354 serge 586
#define   DSPFREQSTAT_SHIFT_CHV			24
587
#define   DSPFREQSTAT_MASK_CHV			(0x1f << DSPFREQSTAT_SHIFT_CHV)
588
#define   DSPFREQGUAR_SHIFT_CHV			8
589
#define   DSPFREQGUAR_MASK_CHV			(0x1f << DSPFREQGUAR_SHIFT_CHV)
4560 Serge 590
#define   DSPFREQSTAT_SHIFT			30
591
#define   DSPFREQSTAT_MASK			(0x3 << DSPFREQSTAT_SHIFT)
592
#define   DSPFREQGUAR_SHIFT			14
593
#define   DSPFREQGUAR_MASK			(0x3 << DSPFREQGUAR_SHIFT)
6084 serge 594
#define   DSP_MAXFIFO_PM5_STATUS		(1 << 22) /* chv */
595
#define   DSP_AUTO_CDCLK_GATE_DISABLE		(1 << 7) /* chv */
596
#define   DSP_MAXFIFO_PM5_ENABLE		(1 << 6) /* chv */
5354 serge 597
#define   _DP_SSC(val, pipe)			((val) << (2 * (pipe)))
598
#define   DP_SSC_MASK(pipe)			_DP_SSC(0x3, (pipe))
599
#define   DP_SSC_PWR_ON(pipe)			_DP_SSC(0x0, (pipe))
600
#define   DP_SSC_CLK_GATE(pipe)			_DP_SSC(0x1, (pipe))
601
#define   DP_SSC_RESET(pipe)			_DP_SSC(0x2, (pipe))
602
#define   DP_SSC_PWR_GATE(pipe)			_DP_SSC(0x3, (pipe))
603
#define   _DP_SSS(val, pipe)			((val) << (2 * (pipe) + 16))
604
#define   DP_SSS_MASK(pipe)			_DP_SSS(0x3, (pipe))
605
#define   DP_SSS_PWR_ON(pipe)			_DP_SSS(0x0, (pipe))
606
#define   DP_SSS_CLK_GATE(pipe)			_DP_SSS(0x1, (pipe))
607
#define   DP_SSS_RESET(pipe)			_DP_SSS(0x2, (pipe))
608
#define   DP_SSS_PWR_GATE(pipe)			_DP_SSS(0x3, (pipe))
5060 serge 609
 
610
/* See the PUNIT HAS v0.8 for the below bits */
611
enum punit_power_well {
612
	PUNIT_POWER_WELL_RENDER			= 0,
613
	PUNIT_POWER_WELL_MEDIA			= 1,
614
	PUNIT_POWER_WELL_DISP2D			= 3,
615
	PUNIT_POWER_WELL_DPIO_CMN_BC		= 5,
616
	PUNIT_POWER_WELL_DPIO_TX_B_LANES_01	= 6,
617
	PUNIT_POWER_WELL_DPIO_TX_B_LANES_23	= 7,
618
	PUNIT_POWER_WELL_DPIO_TX_C_LANES_01	= 8,
619
	PUNIT_POWER_WELL_DPIO_TX_C_LANES_23	= 9,
620
	PUNIT_POWER_WELL_DPIO_RX0		= 10,
621
	PUNIT_POWER_WELL_DPIO_RX1		= 11,
5354 serge 622
	PUNIT_POWER_WELL_DPIO_CMN_D		= 12,
5060 serge 623
 
624
	PUNIT_POWER_WELL_NUM,
625
};
626
 
6084 serge 627
enum skl_disp_power_wells {
628
	SKL_DISP_PW_MISC_IO,
629
	SKL_DISP_PW_DDI_A_E,
630
	SKL_DISP_PW_DDI_B,
631
	SKL_DISP_PW_DDI_C,
632
	SKL_DISP_PW_DDI_D,
633
	SKL_DISP_PW_1 = 14,
634
	SKL_DISP_PW_2,
635
};
636
 
637
#define SKL_POWER_WELL_STATE(pw) (1 << ((pw) * 2))
638
#define SKL_POWER_WELL_REQ(pw) (1 << (((pw) * 2) + 1))
639
 
4560 Serge 640
#define PUNIT_REG_PWRGT_CTRL			0x60
641
#define PUNIT_REG_PWRGT_STATUS			0x61
5060 serge 642
#define   PUNIT_PWRGT_MASK(power_well)		(3 << ((power_well) * 2))
643
#define   PUNIT_PWRGT_PWR_ON(power_well)	(0 << ((power_well) * 2))
644
#define   PUNIT_PWRGT_CLK_GATE(power_well)	(1 << ((power_well) * 2))
645
#define   PUNIT_PWRGT_RESET(power_well)		(2 << ((power_well) * 2))
646
#define   PUNIT_PWRGT_PWR_GATE(power_well)	(3 << ((power_well) * 2))
4560 Serge 647
 
4104 Serge 648
#define PUNIT_REG_GPU_LFM			0xd3
649
#define PUNIT_REG_GPU_FREQ_REQ			0xd4
650
#define PUNIT_REG_GPU_FREQ_STS			0xd8
5354 serge 651
#define   GPLLENABLE				(1<<4)
4104 Serge 652
#define   GENFREQSTATUS				(1<<0)
653
#define PUNIT_REG_MEDIA_TURBO_FREQ_REQ		0xdc
5060 serge 654
#define PUNIT_REG_CZ_TIMESTAMP			0xce
4104 Serge 655
 
656
#define PUNIT_FUSE_BUS2				0xf6 /* bits 47:40 */
657
#define PUNIT_FUSE_BUS1				0xf5 /* bits 55:48 */
658
 
6084 serge 659
#define FB_GFX_FMAX_AT_VMAX_FUSE		0x136
660
#define FB_GFX_FREQ_FUSE_MASK			0xff
661
#define FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT	24
662
#define FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT	16
663
#define FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT	8
664
 
665
#define FB_GFX_FMIN_AT_VMIN_FUSE		0x137
666
#define FB_GFX_FMIN_AT_VMIN_FUSE_SHIFT		8
667
 
668
#define PUNIT_REG_DDR_SETUP2			0x139
669
#define   FORCE_DDR_FREQ_REQ_ACK		(1 << 8)
670
#define   FORCE_DDR_LOW_FREQ			(1 << 1)
671
#define   FORCE_DDR_HIGH_FREQ			(1 << 0)
672
 
5060 serge 673
#define PUNIT_GPU_STATUS_REG			0xdb
674
#define PUNIT_GPU_STATUS_MAX_FREQ_SHIFT	16
675
#define PUNIT_GPU_STATUS_MAX_FREQ_MASK		0xff
676
#define PUNIT_GPU_STATIS_GFX_MIN_FREQ_SHIFT	8
677
#define PUNIT_GPU_STATUS_GFX_MIN_FREQ_MASK	0xff
678
 
679
#define PUNIT_GPU_DUTYCYCLE_REG		0xdf
680
#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT	8
681
#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK	0xff
682
 
4104 Serge 683
#define IOSF_NC_FB_GFX_FREQ_FUSE		0x1c
684
#define   FB_GFX_MAX_FREQ_FUSE_SHIFT		3
685
#define   FB_GFX_MAX_FREQ_FUSE_MASK		0x000007f8
686
#define   FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT	11
687
#define   FB_GFX_FGUARANTEED_FREQ_FUSE_MASK	0x0007f800
688
#define IOSF_NC_FB_GFX_FMAX_FUSE_HI		0x34
689
#define   FB_FMAX_VMIN_FREQ_HI_MASK		0x00000007
690
#define IOSF_NC_FB_GFX_FMAX_FUSE_LO		0x30
691
#define   FB_FMAX_VMIN_FREQ_LO_SHIFT		27
692
#define   FB_FMAX_VMIN_FREQ_LO_MASK		0xf8000000
693
 
6084 serge 694
#define VLV_TURBO_SOC_OVERRIDE	0x04
695
#define 	VLV_OVERRIDE_EN	1
696
#define 	VLV_SOC_TDP_EN	(1 << 1)
697
#define 	VLV_BIAS_CPU_125_SOC_875 (6 << 2)
698
#define 	CHV_BIAS_CPU_50_SOC_50 (3 << 2)
699
 
5060 serge 700
#define VLV_CZ_CLOCK_TO_MILLI_SEC		100000
701
 
4560 Serge 702
/* vlv2 north clock has */
703
#define CCK_FUSE_REG				0x8
704
#define  CCK_FUSE_HPLL_FREQ_MASK		0x3
705
#define CCK_REG_DSI_PLL_FUSE			0x44
706
#define CCK_REG_DSI_PLL_CONTROL			0x48
707
#define  DSI_PLL_VCO_EN				(1 << 31)
708
#define  DSI_PLL_LDO_GATE			(1 << 30)
709
#define  DSI_PLL_P1_POST_DIV_SHIFT		17
710
#define  DSI_PLL_P1_POST_DIV_MASK		(0x1ff << 17)
711
#define  DSI_PLL_P2_MUX_DSI0_DIV2		(1 << 13)
712
#define  DSI_PLL_P3_MUX_DSI1_DIV2		(1 << 12)
713
#define  DSI_PLL_MUX_MASK			(3 << 9)
714
#define  DSI_PLL_MUX_DSI0_DSIPLL		(0 << 10)
715
#define  DSI_PLL_MUX_DSI0_CCK			(1 << 10)
716
#define  DSI_PLL_MUX_DSI1_DSIPLL		(0 << 9)
717
#define  DSI_PLL_MUX_DSI1_CCK			(1 << 9)
718
#define  DSI_PLL_CLK_GATE_MASK			(0xf << 5)
719
#define  DSI_PLL_CLK_GATE_DSI0_DSIPLL		(1 << 8)
720
#define  DSI_PLL_CLK_GATE_DSI1_DSIPLL		(1 << 7)
721
#define  DSI_PLL_CLK_GATE_DSI0_CCK		(1 << 6)
722
#define  DSI_PLL_CLK_GATE_DSI1_CCK		(1 << 5)
723
#define  DSI_PLL_LOCK				(1 << 0)
724
#define CCK_REG_DSI_PLL_DIVIDER			0x4c
725
#define  DSI_PLL_LFSR				(1 << 31)
726
#define  DSI_PLL_FRACTION_EN			(1 << 30)
727
#define  DSI_PLL_FRAC_COUNTER_SHIFT		27
728
#define  DSI_PLL_FRAC_COUNTER_MASK		(7 << 27)
729
#define  DSI_PLL_USYNC_CNT_SHIFT		18
730
#define  DSI_PLL_USYNC_CNT_MASK			(0x1ff << 18)
731
#define  DSI_PLL_N1_DIV_SHIFT			16
732
#define  DSI_PLL_N1_DIV_MASK			(3 << 16)
733
#define  DSI_PLL_M1_DIV_SHIFT			0
734
#define  DSI_PLL_M1_DIV_MASK			(0x1ff << 0)
6084 serge 735
#define CCK_CZ_CLOCK_CONTROL			0x62
4560 Serge 736
#define CCK_DISPLAY_CLOCK_CONTROL		0x6b
6084 serge 737
#define  CCK_TRUNK_FORCE_ON			(1 << 17)
738
#define  CCK_TRUNK_FORCE_OFF			(1 << 16)
739
#define  CCK_FREQUENCY_STATUS			(0x1f << 8)
740
#define  CCK_FREQUENCY_STATUS_SHIFT		8
741
#define  CCK_FREQUENCY_VALUES			(0x1f << 0)
4560 Serge 742
 
5060 serge 743
/**
744
 * DOC: DPIO
3480 Serge 745
 *
6084 serge 746
 * VLV, CHV and BXT have slightly peculiar display PHYs for driving DP/HDMI
5060 serge 747
 * ports. DPIO is the name given to such a display PHY. These PHYs
748
 * don't follow the standard programming model using direct MMIO
749
 * registers, and instead their registers must be accessed trough IOSF
750
 * sideband. VLV has one such PHY for driving ports B and C, and CHV
751
 * adds another PHY for driving port D. Each PHY responds to specific
752
 * IOSF-SB port.
4104 Serge 753
 *
5060 serge 754
 * Each display PHY is made up of one or two channels. Each channel
755
 * houses a common lane part which contains the PLL and other common
756
 * logic. CH0 common lane also contains the IOSF-SB logic for the
757
 * Common Register Interface (CRI) ie. the DPIO registers. CRI clock
758
 * must be running when any DPIO registers are accessed.
759
 *
760
 * In addition to having their own registers, the PHYs are also
761
 * controlled through some dedicated signals from the display
762
 * controller. These include PLL reference clock enable, PLL enable,
763
 * and CRI clock selection, for example.
764
 *
765
 * Eeach channel also has two splines (also called data lanes), and
766
 * each spline is made up of one Physical Access Coding Sub-Layer
767
 * (PCS) block and two TX lanes. So each channel has two PCS blocks
768
 * and four TX lanes. The TX lanes are used as DP lanes or TMDS
769
 * data/clock pairs depending on the output type.
770
 *
771
 * Additionally the PHY also contains an AUX lane with AUX blocks
772
 * for each channel. This is used for DP AUX communication, but
773
 * this fact isn't really relevant for the driver since AUX is
774
 * controlled from the display controller side. No DPIO registers
775
 * need to be accessed during AUX communication,
776
 *
6084 serge 777
 * Generally on VLV/CHV the common lane corresponds to the pipe and
5354 serge 778
 * the spline (PCS/TX) corresponds to the port.
5060 serge 779
 *
780
 * For dual channel PHY (VLV/CHV):
781
 *
782
 *  pipe A == CMN/PLL/REF CH0
783
 *
784
 *  pipe B == CMN/PLL/REF CH1
785
 *
786
 *  port B == PCS/TX CH0
787
 *
788
 *  port C == PCS/TX CH1
789
 *
790
 * This is especially important when we cross the streams
791
 * ie. drive port B with pipe B, or port C with pipe A.
792
 *
793
 * For single channel PHY (CHV):
794
 *
795
 *  pipe C == CMN/PLL/REF CH0
796
 *
797
 *  port D == PCS/TX CH0
798
 *
6084 serge 799
 * On BXT the entire PHY channel corresponds to the port. That means
800
 * the PLL is also now associated with the port rather than the pipe,
801
 * and so the clock needs to be routed to the appropriate transcoder.
802
 * Port A PLL is directly connected to transcoder EDP and port B/C
803
 * PLLs can be routed to any transcoder A/B/C.
804
 *
805
 * Note: DDI0 is digital port B, DD1 is digital port C, and DDI2 is
806
 * digital port D (CHV) or port A (BXT).
3031 serge 807
 */
5060 serge 808
/*
6084 serge 809
 * Dual channel PHY (VLV/CHV/BXT)
5060 serge 810
 * ---------------------------------
811
 * |      CH0      |      CH1      |
812
 * |  CMN/PLL/REF  |  CMN/PLL/REF  |
813
 * |---------------|---------------| Display PHY
814
 * | PCS01 | PCS23 | PCS01 | PCS23 |
815
 * |-------|-------|-------|-------|
816
 * |TX0|TX1|TX2|TX3|TX0|TX1|TX2|TX3|
817
 * ---------------------------------
818
 * |     DDI0      |     DDI1      | DP/HDMI ports
819
 * ---------------------------------
820
 *
6084 serge 821
 * Single channel PHY (CHV/BXT)
5060 serge 822
 * -----------------
823
 * |      CH0      |
824
 * |  CMN/PLL/REF  |
825
 * |---------------| Display PHY
826
 * | PCS01 | PCS23 |
827
 * |-------|-------|
828
 * |TX0|TX1|TX2|TX3|
829
 * -----------------
830
 * |     DDI2      | DP/HDMI port
831
 * -----------------
832
 */
4104 Serge 833
#define DPIO_DEVFN			0
834
 
3480 Serge 835
#define DPIO_CTL			(VLV_DISPLAY_BASE + 0x2110)
3031 serge 836
#define  DPIO_MODSEL1			(1<<3) /* if ref clk b == 27 */
837
#define  DPIO_MODSEL0			(1<<2) /* if ref clk a == 27 */
838
#define  DPIO_SFR_BYPASS		(1<<1)
4560 Serge 839
#define  DPIO_CMNRST			(1<<0)
2325 Serge 840
 
4560 Serge 841
#define DPIO_PHY(pipe)			((pipe) >> 1)
842
#define DPIO_PHY_IOSF_PORT(phy)		(dev_priv->dpio_phy_iosf_port[phy])
4104 Serge 843
 
844
/*
845
 * Per pipe/PLL DPIO regs
846
 */
4560 Serge 847
#define _VLV_PLL_DW3_CH0		0x800c
3031 serge 848
#define   DPIO_POST_DIV_SHIFT		(28) /* 3 bits */
4104 Serge 849
#define   DPIO_POST_DIV_DAC		0
850
#define   DPIO_POST_DIV_HDMIDP		1 /* DAC 225-400M rate */
851
#define   DPIO_POST_DIV_LVDS1		2
852
#define   DPIO_POST_DIV_LVDS2		3
3031 serge 853
#define   DPIO_K_SHIFT			(24) /* 4 bits */
854
#define   DPIO_P1_SHIFT			(21) /* 3 bits */
855
#define   DPIO_P2_SHIFT			(16) /* 5 bits */
856
#define   DPIO_N_SHIFT			(12) /* 4 bits */
857
#define   DPIO_ENABLE_CALIBRATION	(1<<11)
858
#define   DPIO_M1DIV_SHIFT		(8) /* 3 bits */
859
#define   DPIO_M2DIV_MASK		0xff
4560 Serge 860
#define _VLV_PLL_DW3_CH1		0x802c
861
#define VLV_PLL_DW3(ch) _PIPE(ch, _VLV_PLL_DW3_CH0, _VLV_PLL_DW3_CH1)
3031 serge 862
 
4560 Serge 863
#define _VLV_PLL_DW5_CH0		0x8014
3031 serge 864
#define   DPIO_REFSEL_OVERRIDE		27
865
#define   DPIO_PLL_MODESEL_SHIFT	24 /* 3 bits */
866
#define   DPIO_BIAS_CURRENT_CTL_SHIFT	21 /* 3 bits, always 0x7 */
867
#define   DPIO_PLL_REFCLK_SEL_SHIFT	16 /* 2 bits */
3243 Serge 868
#define   DPIO_PLL_REFCLK_SEL_MASK	3
3031 serge 869
#define   DPIO_DRIVER_CTL_SHIFT		12 /* always set to 0x8 */
870
#define   DPIO_CLK_BIAS_CTL_SHIFT	8 /* always set to 0x5 */
4560 Serge 871
#define _VLV_PLL_DW5_CH1		0x8034
872
#define VLV_PLL_DW5(ch) _PIPE(ch, _VLV_PLL_DW5_CH0, _VLV_PLL_DW5_CH1)
3031 serge 873
 
4560 Serge 874
#define _VLV_PLL_DW7_CH0		0x801c
875
#define _VLV_PLL_DW7_CH1		0x803c
876
#define VLV_PLL_DW7(ch) _PIPE(ch, _VLV_PLL_DW7_CH0, _VLV_PLL_DW7_CH1)
3031 serge 877
 
4560 Serge 878
#define _VLV_PLL_DW8_CH0		0x8040
879
#define _VLV_PLL_DW8_CH1		0x8060
880
#define VLV_PLL_DW8(ch) _PIPE(ch, _VLV_PLL_DW8_CH0, _VLV_PLL_DW8_CH1)
3031 serge 881
 
4560 Serge 882
#define VLV_PLL_DW9_BCAST		0xc044
883
#define _VLV_PLL_DW9_CH0		0x8044
884
#define _VLV_PLL_DW9_CH1		0x8064
885
#define VLV_PLL_DW9(ch) _PIPE(ch, _VLV_PLL_DW9_CH0, _VLV_PLL_DW9_CH1)
4104 Serge 886
 
4560 Serge 887
#define _VLV_PLL_DW10_CH0		0x8048
888
#define _VLV_PLL_DW10_CH1		0x8068
889
#define VLV_PLL_DW10(ch) _PIPE(ch, _VLV_PLL_DW10_CH0, _VLV_PLL_DW10_CH1)
4104 Serge 890
 
4560 Serge 891
#define _VLV_PLL_DW11_CH0		0x804c
892
#define _VLV_PLL_DW11_CH1		0x806c
893
#define VLV_PLL_DW11(ch) _PIPE(ch, _VLV_PLL_DW11_CH0, _VLV_PLL_DW11_CH1)
4104 Serge 894
 
4560 Serge 895
/* Spec for ref block start counts at DW10 */
896
#define VLV_REF_DW13			0x80ac
4104 Serge 897
 
4560 Serge 898
#define VLV_CMN_DW0			0x8100
3031 serge 899
 
4104 Serge 900
/*
901
 * Per DDI channel DPIO regs
902
 */
903
 
4560 Serge 904
#define _VLV_PCS_DW0_CH0		0x8200
905
#define _VLV_PCS_DW0_CH1		0x8400
4104 Serge 906
#define   DPIO_PCS_TX_LANE2_RESET	(1<<16)
907
#define   DPIO_PCS_TX_LANE1_RESET	(1<<7)
5354 serge 908
#define   DPIO_LEFT_TXFIFO_RST_MASTER2	(1<<4)
909
#define   DPIO_RIGHT_TXFIFO_RST_MASTER2	(1<<3)
4560 Serge 910
#define VLV_PCS_DW0(ch) _PORT(ch, _VLV_PCS_DW0_CH0, _VLV_PCS_DW0_CH1)
4104 Serge 911
 
5060 serge 912
#define _VLV_PCS01_DW0_CH0		0x200
913
#define _VLV_PCS23_DW0_CH0		0x400
914
#define _VLV_PCS01_DW0_CH1		0x2600
915
#define _VLV_PCS23_DW0_CH1		0x2800
916
#define VLV_PCS01_DW0(ch) _PORT(ch, _VLV_PCS01_DW0_CH0, _VLV_PCS01_DW0_CH1)
917
#define VLV_PCS23_DW0(ch) _PORT(ch, _VLV_PCS23_DW0_CH0, _VLV_PCS23_DW0_CH1)
918
 
4560 Serge 919
#define _VLV_PCS_DW1_CH0		0x8204
920
#define _VLV_PCS_DW1_CH1		0x8404
5060 serge 921
#define   CHV_PCS_REQ_SOFTRESET_EN	(1<<23)
4104 Serge 922
#define   DPIO_PCS_CLK_CRI_RXEB_EIOS_EN	(1<<22)
923
#define   DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1<<21)
924
#define   DPIO_PCS_CLK_DATAWIDTH_SHIFT	(6)
925
#define   DPIO_PCS_CLK_SOFT_RESET	(1<<5)
4560 Serge 926
#define VLV_PCS_DW1(ch) _PORT(ch, _VLV_PCS_DW1_CH0, _VLV_PCS_DW1_CH1)
4104 Serge 927
 
5060 serge 928
#define _VLV_PCS01_DW1_CH0		0x204
929
#define _VLV_PCS23_DW1_CH0		0x404
930
#define _VLV_PCS01_DW1_CH1		0x2604
931
#define _VLV_PCS23_DW1_CH1		0x2804
932
#define VLV_PCS01_DW1(ch) _PORT(ch, _VLV_PCS01_DW1_CH0, _VLV_PCS01_DW1_CH1)
933
#define VLV_PCS23_DW1(ch) _PORT(ch, _VLV_PCS23_DW1_CH0, _VLV_PCS23_DW1_CH1)
934
 
4560 Serge 935
#define _VLV_PCS_DW8_CH0		0x8220
936
#define _VLV_PCS_DW8_CH1		0x8420
5060 serge 937
#define   CHV_PCS_USEDCLKCHANNEL_OVRRIDE	(1 << 20)
938
#define   CHV_PCS_USEDCLKCHANNEL		(1 << 21)
4560 Serge 939
#define VLV_PCS_DW8(ch) _PORT(ch, _VLV_PCS_DW8_CH0, _VLV_PCS_DW8_CH1)
4104 Serge 940
 
4560 Serge 941
#define _VLV_PCS01_DW8_CH0		0x0220
942
#define _VLV_PCS23_DW8_CH0		0x0420
943
#define _VLV_PCS01_DW8_CH1		0x2620
944
#define _VLV_PCS23_DW8_CH1		0x2820
945
#define VLV_PCS01_DW8(port) _PORT(port, _VLV_PCS01_DW8_CH0, _VLV_PCS01_DW8_CH1)
946
#define VLV_PCS23_DW8(port) _PORT(port, _VLV_PCS23_DW8_CH0, _VLV_PCS23_DW8_CH1)
4104 Serge 947
 
4560 Serge 948
#define _VLV_PCS_DW9_CH0		0x8224
949
#define _VLV_PCS_DW9_CH1		0x8424
5354 serge 950
#define   DPIO_PCS_TX2MARGIN_MASK	(0x7<<13)
951
#define   DPIO_PCS_TX2MARGIN_000	(0<<13)
952
#define   DPIO_PCS_TX2MARGIN_101	(1<<13)
953
#define   DPIO_PCS_TX1MARGIN_MASK	(0x7<<10)
954
#define   DPIO_PCS_TX1MARGIN_000	(0<<10)
955
#define   DPIO_PCS_TX1MARGIN_101	(1<<10)
4560 Serge 956
#define	VLV_PCS_DW9(ch) _PORT(ch, _VLV_PCS_DW9_CH0, _VLV_PCS_DW9_CH1)
4104 Serge 957
 
5354 serge 958
#define _VLV_PCS01_DW9_CH0		0x224
959
#define _VLV_PCS23_DW9_CH0		0x424
960
#define _VLV_PCS01_DW9_CH1		0x2624
961
#define _VLV_PCS23_DW9_CH1		0x2824
962
#define VLV_PCS01_DW9(ch) _PORT(ch, _VLV_PCS01_DW9_CH0, _VLV_PCS01_DW9_CH1)
963
#define VLV_PCS23_DW9(ch) _PORT(ch, _VLV_PCS23_DW9_CH0, _VLV_PCS23_DW9_CH1)
964
 
5060 serge 965
#define _CHV_PCS_DW10_CH0		0x8228
966
#define _CHV_PCS_DW10_CH1		0x8428
967
#define   DPIO_PCS_SWING_CALC_TX0_TX2	(1<<30)
968
#define   DPIO_PCS_SWING_CALC_TX1_TX3	(1<<31)
5354 serge 969
#define   DPIO_PCS_TX2DEEMP_MASK	(0xf<<24)
970
#define   DPIO_PCS_TX2DEEMP_9P5		(0<<24)
971
#define   DPIO_PCS_TX2DEEMP_6P0		(2<<24)
972
#define   DPIO_PCS_TX1DEEMP_MASK	(0xf<<16)
973
#define   DPIO_PCS_TX1DEEMP_9P5		(0<<16)
974
#define   DPIO_PCS_TX1DEEMP_6P0		(2<<16)
5060 serge 975
#define CHV_PCS_DW10(ch) _PORT(ch, _CHV_PCS_DW10_CH0, _CHV_PCS_DW10_CH1)
976
 
977
#define _VLV_PCS01_DW10_CH0		0x0228
978
#define _VLV_PCS23_DW10_CH0		0x0428
979
#define _VLV_PCS01_DW10_CH1		0x2628
980
#define _VLV_PCS23_DW10_CH1		0x2828
981
#define VLV_PCS01_DW10(port) _PORT(port, _VLV_PCS01_DW10_CH0, _VLV_PCS01_DW10_CH1)
982
#define VLV_PCS23_DW10(port) _PORT(port, _VLV_PCS23_DW10_CH0, _VLV_PCS23_DW10_CH1)
983
 
4560 Serge 984
#define _VLV_PCS_DW11_CH0		0x822c
985
#define _VLV_PCS_DW11_CH1		0x842c
6084 serge 986
#define   DPIO_TX2_STAGGER_MASK(x)	((x)<<24)
5354 serge 987
#define   DPIO_LANEDESKEW_STRAP_OVRD	(1<<3)
988
#define   DPIO_LEFT_TXFIFO_RST_MASTER	(1<<1)
989
#define   DPIO_RIGHT_TXFIFO_RST_MASTER	(1<<0)
4560 Serge 990
#define VLV_PCS_DW11(ch) _PORT(ch, _VLV_PCS_DW11_CH0, _VLV_PCS_DW11_CH1)
4104 Serge 991
 
5354 serge 992
#define _VLV_PCS01_DW11_CH0		0x022c
993
#define _VLV_PCS23_DW11_CH0		0x042c
994
#define _VLV_PCS01_DW11_CH1		0x262c
995
#define _VLV_PCS23_DW11_CH1		0x282c
996
#define VLV_PCS01_DW11(ch) _PORT(ch, _VLV_PCS01_DW11_CH0, _VLV_PCS01_DW11_CH1)
997
#define VLV_PCS23_DW11(ch) _PORT(ch, _VLV_PCS23_DW11_CH0, _VLV_PCS23_DW11_CH1)
998
 
6084 serge 999
#define _VLV_PCS01_DW12_CH0		0x0230
1000
#define _VLV_PCS23_DW12_CH0		0x0430
1001
#define _VLV_PCS01_DW12_CH1		0x2630
1002
#define _VLV_PCS23_DW12_CH1		0x2830
1003
#define VLV_PCS01_DW12(ch) _PORT(ch, _VLV_PCS01_DW12_CH0, _VLV_PCS01_DW12_CH1)
1004
#define VLV_PCS23_DW12(ch) _PORT(ch, _VLV_PCS23_DW12_CH0, _VLV_PCS23_DW12_CH1)
1005
 
4560 Serge 1006
#define _VLV_PCS_DW12_CH0		0x8230
1007
#define _VLV_PCS_DW12_CH1		0x8430
6084 serge 1008
#define   DPIO_TX2_STAGGER_MULT(x)	((x)<<20)
1009
#define   DPIO_TX1_STAGGER_MULT(x)	((x)<<16)
1010
#define   DPIO_TX1_STAGGER_MASK(x)	((x)<<8)
1011
#define   DPIO_LANESTAGGER_STRAP_OVRD	(1<<6)
1012
#define   DPIO_LANESTAGGER_STRAP(x)	((x)<<0)
4560 Serge 1013
#define VLV_PCS_DW12(ch) _PORT(ch, _VLV_PCS_DW12_CH0, _VLV_PCS_DW12_CH1)
4104 Serge 1014
 
4560 Serge 1015
#define _VLV_PCS_DW14_CH0		0x8238
1016
#define _VLV_PCS_DW14_CH1		0x8438
1017
#define	VLV_PCS_DW14(ch) _PORT(ch, _VLV_PCS_DW14_CH0, _VLV_PCS_DW14_CH1)
4104 Serge 1018
 
4560 Serge 1019
#define _VLV_PCS_DW23_CH0		0x825c
1020
#define _VLV_PCS_DW23_CH1		0x845c
1021
#define VLV_PCS_DW23(ch) _PORT(ch, _VLV_PCS_DW23_CH0, _VLV_PCS_DW23_CH1)
4104 Serge 1022
 
4560 Serge 1023
#define _VLV_TX_DW2_CH0			0x8288
1024
#define _VLV_TX_DW2_CH1			0x8488
5354 serge 1025
#define   DPIO_SWING_MARGIN000_SHIFT	16
1026
#define   DPIO_SWING_MARGIN000_MASK	(0xff << DPIO_SWING_MARGIN000_SHIFT)
5060 serge 1027
#define   DPIO_UNIQ_TRANS_SCALE_SHIFT	8
4560 Serge 1028
#define VLV_TX_DW2(ch) _PORT(ch, _VLV_TX_DW2_CH0, _VLV_TX_DW2_CH1)
4104 Serge 1029
 
4560 Serge 1030
#define _VLV_TX_DW3_CH0			0x828c
1031
#define _VLV_TX_DW3_CH1			0x848c
5060 serge 1032
/* The following bit for CHV phy */
1033
#define   DPIO_TX_UNIQ_TRANS_SCALE_EN	(1<<27)
5354 serge 1034
#define   DPIO_SWING_MARGIN101_SHIFT	16
1035
#define   DPIO_SWING_MARGIN101_MASK	(0xff << DPIO_SWING_MARGIN101_SHIFT)
4560 Serge 1036
#define VLV_TX_DW3(ch) _PORT(ch, _VLV_TX_DW3_CH0, _VLV_TX_DW3_CH1)
4104 Serge 1037
 
4560 Serge 1038
#define _VLV_TX_DW4_CH0			0x8290
1039
#define _VLV_TX_DW4_CH1			0x8490
5060 serge 1040
#define   DPIO_SWING_DEEMPH9P5_SHIFT	24
1041
#define   DPIO_SWING_DEEMPH9P5_MASK	(0xff << DPIO_SWING_DEEMPH9P5_SHIFT)
5354 serge 1042
#define   DPIO_SWING_DEEMPH6P0_SHIFT	16
1043
#define   DPIO_SWING_DEEMPH6P0_MASK	(0xff << DPIO_SWING_DEEMPH6P0_SHIFT)
4560 Serge 1044
#define VLV_TX_DW4(ch) _PORT(ch, _VLV_TX_DW4_CH0, _VLV_TX_DW4_CH1)
4104 Serge 1045
 
4560 Serge 1046
#define _VLV_TX3_DW4_CH0		0x690
1047
#define _VLV_TX3_DW4_CH1		0x2a90
1048
#define VLV_TX3_DW4(ch) _PORT(ch, _VLV_TX3_DW4_CH0, _VLV_TX3_DW4_CH1)
4104 Serge 1049
 
4560 Serge 1050
#define _VLV_TX_DW5_CH0			0x8294
1051
#define _VLV_TX_DW5_CH1			0x8494
1052
#define   DPIO_TX_OCALINIT_EN		(1<<31)
1053
#define VLV_TX_DW5(ch) _PORT(ch, _VLV_TX_DW5_CH0, _VLV_TX_DW5_CH1)
4104 Serge 1054
 
4560 Serge 1055
#define _VLV_TX_DW11_CH0		0x82ac
1056
#define _VLV_TX_DW11_CH1		0x84ac
1057
#define VLV_TX_DW11(ch) _PORT(ch, _VLV_TX_DW11_CH0, _VLV_TX_DW11_CH1)
3243 Serge 1058
 
4560 Serge 1059
#define _VLV_TX_DW14_CH0		0x82b8
1060
#define _VLV_TX_DW14_CH1		0x84b8
1061
#define VLV_TX_DW14(ch) _PORT(ch, _VLV_TX_DW14_CH0, _VLV_TX_DW14_CH1)
1062
 
5060 serge 1063
/* CHV dpPhy registers */
1064
#define _CHV_PLL_DW0_CH0		0x8000
1065
#define _CHV_PLL_DW0_CH1		0x8180
1066
#define CHV_PLL_DW0(ch) _PIPE(ch, _CHV_PLL_DW0_CH0, _CHV_PLL_DW0_CH1)
1067
 
1068
#define _CHV_PLL_DW1_CH0		0x8004
1069
#define _CHV_PLL_DW1_CH1		0x8184
1070
#define   DPIO_CHV_N_DIV_SHIFT		8
1071
#define   DPIO_CHV_M1_DIV_BY_2		(0 << 0)
1072
#define CHV_PLL_DW1(ch) _PIPE(ch, _CHV_PLL_DW1_CH0, _CHV_PLL_DW1_CH1)
1073
 
1074
#define _CHV_PLL_DW2_CH0		0x8008
1075
#define _CHV_PLL_DW2_CH1		0x8188
1076
#define CHV_PLL_DW2(ch) _PIPE(ch, _CHV_PLL_DW2_CH0, _CHV_PLL_DW2_CH1)
1077
 
1078
#define _CHV_PLL_DW3_CH0		0x800c
1079
#define _CHV_PLL_DW3_CH1		0x818c
1080
#define  DPIO_CHV_FRAC_DIV_EN		(1 << 16)
1081
#define  DPIO_CHV_FIRST_MOD		(0 << 8)
1082
#define  DPIO_CHV_SECOND_MOD		(1 << 8)
1083
#define  DPIO_CHV_FEEDFWD_GAIN_SHIFT	0
6084 serge 1084
#define  DPIO_CHV_FEEDFWD_GAIN_MASK		(0xF << 0)
5060 serge 1085
#define CHV_PLL_DW3(ch) _PIPE(ch, _CHV_PLL_DW3_CH0, _CHV_PLL_DW3_CH1)
1086
 
1087
#define _CHV_PLL_DW6_CH0		0x8018
1088
#define _CHV_PLL_DW6_CH1		0x8198
1089
#define   DPIO_CHV_GAIN_CTRL_SHIFT	16
1090
#define	  DPIO_CHV_INT_COEFF_SHIFT	8
1091
#define   DPIO_CHV_PROP_COEFF_SHIFT	0
1092
#define CHV_PLL_DW6(ch) _PIPE(ch, _CHV_PLL_DW6_CH0, _CHV_PLL_DW6_CH1)
1093
 
6084 serge 1094
#define _CHV_PLL_DW8_CH0		0x8020
1095
#define _CHV_PLL_DW8_CH1		0x81A0
1096
#define   DPIO_CHV_TDC_TARGET_CNT_SHIFT 0
1097
#define   DPIO_CHV_TDC_TARGET_CNT_MASK  (0x3FF << 0)
1098
#define CHV_PLL_DW8(ch) _PIPE(ch, _CHV_PLL_DW8_CH0, _CHV_PLL_DW8_CH1)
1099
 
1100
#define _CHV_PLL_DW9_CH0		0x8024
1101
#define _CHV_PLL_DW9_CH1		0x81A4
1102
#define  DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT		1 /* 3 bits */
1103
#define  DPIO_CHV_INT_LOCK_THRESHOLD_MASK		(7 << 1)
1104
#define  DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE	1 /* 1: coarse & 0 : fine  */
1105
#define CHV_PLL_DW9(ch) _PIPE(ch, _CHV_PLL_DW9_CH0, _CHV_PLL_DW9_CH1)
1106
 
1107
#define _CHV_CMN_DW0_CH0               0x8100
1108
#define   DPIO_ALLDL_POWERDOWN_SHIFT_CH0	19
1109
#define   DPIO_ANYDL_POWERDOWN_SHIFT_CH0	18
1110
#define   DPIO_ALLDL_POWERDOWN			(1 << 1)
1111
#define   DPIO_ANYDL_POWERDOWN			(1 << 0)
1112
 
5060 serge 1113
#define _CHV_CMN_DW5_CH0               0x8114
1114
#define   CHV_BUFRIGHTENA1_DISABLE	(0 << 20)
1115
#define   CHV_BUFRIGHTENA1_NORMAL	(1 << 20)
1116
#define   CHV_BUFRIGHTENA1_FORCE	(3 << 20)
1117
#define   CHV_BUFRIGHTENA1_MASK		(3 << 20)
1118
#define   CHV_BUFLEFTENA1_DISABLE	(0 << 22)
1119
#define   CHV_BUFLEFTENA1_NORMAL	(1 << 22)
1120
#define   CHV_BUFLEFTENA1_FORCE		(3 << 22)
1121
#define   CHV_BUFLEFTENA1_MASK		(3 << 22)
1122
 
1123
#define _CHV_CMN_DW13_CH0		0x8134
1124
#define _CHV_CMN_DW0_CH1		0x8080
1125
#define   DPIO_CHV_S1_DIV_SHIFT		21
1126
#define   DPIO_CHV_P1_DIV_SHIFT		13 /* 3 bits */
1127
#define   DPIO_CHV_P2_DIV_SHIFT		8  /* 5 bits */
1128
#define   DPIO_CHV_K_DIV_SHIFT		4
1129
#define   DPIO_PLL_FREQLOCK		(1 << 1)
1130
#define   DPIO_PLL_LOCK			(1 << 0)
1131
#define CHV_CMN_DW13(ch) _PIPE(ch, _CHV_CMN_DW13_CH0, _CHV_CMN_DW0_CH1)
1132
 
1133
#define _CHV_CMN_DW14_CH0		0x8138
1134
#define _CHV_CMN_DW1_CH1		0x8084
1135
#define   DPIO_AFC_RECAL		(1 << 14)
1136
#define   DPIO_DCLKP_EN			(1 << 13)
1137
#define   CHV_BUFLEFTENA2_DISABLE	(0 << 17) /* CL2 DW1 only */
1138
#define   CHV_BUFLEFTENA2_NORMAL	(1 << 17) /* CL2 DW1 only */
1139
#define   CHV_BUFLEFTENA2_FORCE		(3 << 17) /* CL2 DW1 only */
1140
#define   CHV_BUFLEFTENA2_MASK		(3 << 17) /* CL2 DW1 only */
1141
#define   CHV_BUFRIGHTENA2_DISABLE	(0 << 19) /* CL2 DW1 only */
1142
#define   CHV_BUFRIGHTENA2_NORMAL	(1 << 19) /* CL2 DW1 only */
1143
#define   CHV_BUFRIGHTENA2_FORCE	(3 << 19) /* CL2 DW1 only */
1144
#define   CHV_BUFRIGHTENA2_MASK		(3 << 19) /* CL2 DW1 only */
1145
#define CHV_CMN_DW14(ch) _PIPE(ch, _CHV_CMN_DW14_CH0, _CHV_CMN_DW1_CH1)
1146
 
1147
#define _CHV_CMN_DW19_CH0		0x814c
1148
#define _CHV_CMN_DW6_CH1		0x8098
6084 serge 1149
#define   DPIO_ALLDL_POWERDOWN_SHIFT_CH1	30 /* CL2 DW6 only */
1150
#define   DPIO_ANYDL_POWERDOWN_SHIFT_CH1	29 /* CL2 DW6 only */
1151
#define   DPIO_DYNPWRDOWNEN_CH1		(1 << 28) /* CL2 DW6 only */
5060 serge 1152
#define   CHV_CMN_USEDCLKCHANNEL	(1 << 13)
6084 serge 1153
 
5060 serge 1154
#define CHV_CMN_DW19(ch) _PIPE(ch, _CHV_CMN_DW19_CH0, _CHV_CMN_DW6_CH1)
1155
 
6084 serge 1156
#define CHV_CMN_DW28			0x8170
1157
#define   DPIO_CL1POWERDOWNEN		(1 << 23)
1158
#define   DPIO_DYNPWRDOWNEN_CH0		(1 << 22)
1159
#define   DPIO_SUS_CLK_CONFIG_ON		(0 << 0)
1160
#define   DPIO_SUS_CLK_CONFIG_CLKREQ		(1 << 0)
1161
#define   DPIO_SUS_CLK_CONFIG_GATE		(2 << 0)
1162
#define   DPIO_SUS_CLK_CONFIG_GATE_CLKREQ	(3 << 0)
1163
 
5060 serge 1164
#define CHV_CMN_DW30			0x8178
6084 serge 1165
#define   DPIO_CL2_LDOFUSE_PWRENB	(1 << 6)
5060 serge 1166
#define   DPIO_LRC_BYPASS		(1 << 3)
1167
 
1168
#define _TXLANE(ch, lane, offset) ((ch ? 0x2400 : 0) + \
1169
					(lane) * 0x200 + (offset))
1170
 
1171
#define CHV_TX_DW0(ch, lane) _TXLANE(ch, lane, 0x80)
1172
#define CHV_TX_DW1(ch, lane) _TXLANE(ch, lane, 0x84)
1173
#define CHV_TX_DW2(ch, lane) _TXLANE(ch, lane, 0x88)
1174
#define CHV_TX_DW3(ch, lane) _TXLANE(ch, lane, 0x8c)
1175
#define CHV_TX_DW4(ch, lane) _TXLANE(ch, lane, 0x90)
1176
#define CHV_TX_DW5(ch, lane) _TXLANE(ch, lane, 0x94)
1177
#define CHV_TX_DW6(ch, lane) _TXLANE(ch, lane, 0x98)
1178
#define CHV_TX_DW7(ch, lane) _TXLANE(ch, lane, 0x9c)
1179
#define CHV_TX_DW8(ch, lane) _TXLANE(ch, lane, 0xa0)
1180
#define CHV_TX_DW9(ch, lane) _TXLANE(ch, lane, 0xa4)
1181
#define CHV_TX_DW10(ch, lane) _TXLANE(ch, lane, 0xa8)
1182
#define CHV_TX_DW11(ch, lane) _TXLANE(ch, lane, 0xac)
1183
#define   DPIO_FRC_LATENCY_SHFIT	8
1184
#define CHV_TX_DW14(ch, lane) _TXLANE(ch, lane, 0xb8)
1185
#define   DPIO_UPAR_SHIFT		30
6084 serge 1186
 
1187
/* BXT PHY registers */
1188
#define _BXT_PHY(phy, a, b)		_PIPE((phy), (a), (b))
1189
 
1190
#define BXT_P_CR_GT_DISP_PWRON		0x138090
1191
#define   GT_DISPLAY_POWER_ON(phy)	(1 << (phy))
1192
 
1193
#define _PHY_CTL_FAMILY_EDP		0x64C80
1194
#define _PHY_CTL_FAMILY_DDI		0x64C90
1195
#define   COMMON_RESET_DIS		(1 << 31)
1196
#define BXT_PHY_CTL_FAMILY(phy)		_BXT_PHY((phy), _PHY_CTL_FAMILY_DDI, \
1197
							_PHY_CTL_FAMILY_EDP)
1198
 
1199
/* BXT PHY PLL registers */
1200
#define _PORT_PLL_A			0x46074
1201
#define _PORT_PLL_B			0x46078
1202
#define _PORT_PLL_C			0x4607c
1203
#define   PORT_PLL_ENABLE		(1 << 31)
1204
#define   PORT_PLL_LOCK			(1 << 30)
1205
#define   PORT_PLL_REF_SEL		(1 << 27)
1206
#define BXT_PORT_PLL_ENABLE(port)	_PORT(port, _PORT_PLL_A, _PORT_PLL_B)
1207
 
1208
#define _PORT_PLL_EBB_0_A		0x162034
1209
#define _PORT_PLL_EBB_0_B		0x6C034
1210
#define _PORT_PLL_EBB_0_C		0x6C340
1211
#define   PORT_PLL_P1_SHIFT		13
1212
#define   PORT_PLL_P1_MASK		(0x07 << PORT_PLL_P1_SHIFT)
1213
#define   PORT_PLL_P1(x)		((x)  << PORT_PLL_P1_SHIFT)
1214
#define   PORT_PLL_P2_SHIFT		8
1215
#define   PORT_PLL_P2_MASK		(0x1f << PORT_PLL_P2_SHIFT)
1216
#define   PORT_PLL_P2(x)		((x)  << PORT_PLL_P2_SHIFT)
1217
#define BXT_PORT_PLL_EBB_0(port)	_PORT3(port, _PORT_PLL_EBB_0_A, \
1218
						_PORT_PLL_EBB_0_B,	\
1219
						_PORT_PLL_EBB_0_C)
1220
 
1221
#define _PORT_PLL_EBB_4_A		0x162038
1222
#define _PORT_PLL_EBB_4_B		0x6C038
1223
#define _PORT_PLL_EBB_4_C		0x6C344
1224
#define   PORT_PLL_10BIT_CLK_ENABLE	(1 << 13)
1225
#define   PORT_PLL_RECALIBRATE		(1 << 14)
1226
#define BXT_PORT_PLL_EBB_4(port)	_PORT3(port, _PORT_PLL_EBB_4_A, \
1227
						_PORT_PLL_EBB_4_B,	\
1228
						_PORT_PLL_EBB_4_C)
1229
 
1230
#define _PORT_PLL_0_A			0x162100
1231
#define _PORT_PLL_0_B			0x6C100
1232
#define _PORT_PLL_0_C			0x6C380
1233
/* PORT_PLL_0_A */
1234
#define   PORT_PLL_M2_MASK		0xFF
1235
/* PORT_PLL_1_A */
1236
#define   PORT_PLL_N_SHIFT		8
1237
#define   PORT_PLL_N_MASK		(0x0F << PORT_PLL_N_SHIFT)
1238
#define   PORT_PLL_N(x)			((x) << PORT_PLL_N_SHIFT)
1239
/* PORT_PLL_2_A */
1240
#define   PORT_PLL_M2_FRAC_MASK		0x3FFFFF
1241
/* PORT_PLL_3_A */
1242
#define   PORT_PLL_M2_FRAC_ENABLE	(1 << 16)
1243
/* PORT_PLL_6_A */
1244
#define   PORT_PLL_PROP_COEFF_MASK	0xF
1245
#define   PORT_PLL_INT_COEFF_MASK	(0x1F << 8)
1246
#define   PORT_PLL_INT_COEFF(x)		((x)  << 8)
1247
#define   PORT_PLL_GAIN_CTL_MASK	(0x07 << 16)
1248
#define   PORT_PLL_GAIN_CTL(x)		((x)  << 16)
1249
/* PORT_PLL_8_A */
1250
#define   PORT_PLL_TARGET_CNT_MASK	0x3FF
1251
/* PORT_PLL_9_A */
1252
#define  PORT_PLL_LOCK_THRESHOLD_SHIFT	1
1253
#define  PORT_PLL_LOCK_THRESHOLD_MASK	(0x7 << PORT_PLL_LOCK_THRESHOLD_SHIFT)
1254
/* PORT_PLL_10_A */
1255
#define  PORT_PLL_DCO_AMP_OVR_EN_H	(1<<27)
1256
#define  PORT_PLL_DCO_AMP_DEFAULT	15
1257
#define  PORT_PLL_DCO_AMP_MASK		0x3c00
1258
#define  PORT_PLL_DCO_AMP(x)		((x)<<10)
1259
#define _PORT_PLL_BASE(port)		_PORT3(port, _PORT_PLL_0_A,	\
1260
						_PORT_PLL_0_B,		\
1261
						_PORT_PLL_0_C)
1262
#define BXT_PORT_PLL(port, idx)		(_PORT_PLL_BASE(port) + (idx) * 4)
1263
 
1264
/* BXT PHY common lane registers */
1265
#define _PORT_CL1CM_DW0_A		0x162000
1266
#define _PORT_CL1CM_DW0_BC		0x6C000
1267
#define   PHY_POWER_GOOD		(1 << 16)
1268
#define BXT_PORT_CL1CM_DW0(phy)		_BXT_PHY((phy), _PORT_CL1CM_DW0_BC, \
1269
							_PORT_CL1CM_DW0_A)
1270
 
1271
#define _PORT_CL1CM_DW9_A		0x162024
1272
#define _PORT_CL1CM_DW9_BC		0x6C024
1273
#define   IREF0RC_OFFSET_SHIFT		8
1274
#define   IREF0RC_OFFSET_MASK		(0xFF << IREF0RC_OFFSET_SHIFT)
1275
#define BXT_PORT_CL1CM_DW9(phy)		_BXT_PHY((phy), _PORT_CL1CM_DW9_BC, \
1276
							_PORT_CL1CM_DW9_A)
1277
 
1278
#define _PORT_CL1CM_DW10_A		0x162028
1279
#define _PORT_CL1CM_DW10_BC		0x6C028
1280
#define   IREF1RC_OFFSET_SHIFT		8
1281
#define   IREF1RC_OFFSET_MASK		(0xFF << IREF1RC_OFFSET_SHIFT)
1282
#define BXT_PORT_CL1CM_DW10(phy)	_BXT_PHY((phy), _PORT_CL1CM_DW10_BC, \
1283
							_PORT_CL1CM_DW10_A)
1284
 
1285
#define _PORT_CL1CM_DW28_A		0x162070
1286
#define _PORT_CL1CM_DW28_BC		0x6C070
1287
#define   OCL1_POWER_DOWN_EN		(1 << 23)
1288
#define   DW28_OLDO_DYN_PWR_DOWN_EN	(1 << 22)
1289
#define   SUS_CLK_CONFIG		0x3
1290
#define BXT_PORT_CL1CM_DW28(phy)	_BXT_PHY((phy), _PORT_CL1CM_DW28_BC, \
1291
							_PORT_CL1CM_DW28_A)
1292
 
1293
#define _PORT_CL1CM_DW30_A		0x162078
1294
#define _PORT_CL1CM_DW30_BC		0x6C078
1295
#define   OCL2_LDOFUSE_PWR_DIS		(1 << 6)
1296
#define BXT_PORT_CL1CM_DW30(phy)	_BXT_PHY((phy), _PORT_CL1CM_DW30_BC, \
1297
							_PORT_CL1CM_DW30_A)
1298
 
1299
/* Defined for PHY0 only */
1300
#define BXT_PORT_CL2CM_DW6_BC		0x6C358
1301
#define   DW6_OLDO_DYN_PWR_DOWN_EN	(1 << 28)
1302
 
1303
/* BXT PHY Ref registers */
1304
#define _PORT_REF_DW3_A			0x16218C
1305
#define _PORT_REF_DW3_BC		0x6C18C
1306
#define   GRC_DONE			(1 << 22)
1307
#define BXT_PORT_REF_DW3(phy)		_BXT_PHY((phy), _PORT_REF_DW3_BC, \
1308
							_PORT_REF_DW3_A)
1309
 
1310
#define _PORT_REF_DW6_A			0x162198
1311
#define _PORT_REF_DW6_BC		0x6C198
2325 Serge 1312
/*
6084 serge 1313
 * FIXME: BSpec/CHV ConfigDB disagrees on the following two fields, fix them
1314
 * after testing.
1315
 */
1316
#define   GRC_CODE_SHIFT		23
1317
#define   GRC_CODE_MASK			(0x1FF << GRC_CODE_SHIFT)
1318
#define   GRC_CODE_FAST_SHIFT		16
1319
#define   GRC_CODE_FAST_MASK		(0x7F << GRC_CODE_FAST_SHIFT)
1320
#define   GRC_CODE_SLOW_SHIFT		8
1321
#define   GRC_CODE_SLOW_MASK		(0xFF << GRC_CODE_SLOW_SHIFT)
1322
#define   GRC_CODE_NOM_MASK		0xFF
1323
#define BXT_PORT_REF_DW6(phy)		_BXT_PHY((phy), _PORT_REF_DW6_BC,	\
1324
						      _PORT_REF_DW6_A)
1325
 
1326
#define _PORT_REF_DW8_A			0x1621A0
1327
#define _PORT_REF_DW8_BC		0x6C1A0
1328
#define   GRC_DIS			(1 << 15)
1329
#define   GRC_RDY_OVRD			(1 << 1)
1330
#define BXT_PORT_REF_DW8(phy)		_BXT_PHY((phy), _PORT_REF_DW8_BC,	\
1331
						      _PORT_REF_DW8_A)
1332
 
1333
/* BXT PHY PCS registers */
1334
#define _PORT_PCS_DW10_LN01_A		0x162428
1335
#define _PORT_PCS_DW10_LN01_B		0x6C428
1336
#define _PORT_PCS_DW10_LN01_C		0x6C828
1337
#define _PORT_PCS_DW10_GRP_A		0x162C28
1338
#define _PORT_PCS_DW10_GRP_B		0x6CC28
1339
#define _PORT_PCS_DW10_GRP_C		0x6CE28
1340
#define BXT_PORT_PCS_DW10_LN01(port)	_PORT3(port, _PORT_PCS_DW10_LN01_A, \
1341
						     _PORT_PCS_DW10_LN01_B, \
1342
						     _PORT_PCS_DW10_LN01_C)
1343
#define BXT_PORT_PCS_DW10_GRP(port)	_PORT3(port, _PORT_PCS_DW10_GRP_A,  \
1344
						     _PORT_PCS_DW10_GRP_B,  \
1345
						     _PORT_PCS_DW10_GRP_C)
1346
#define   TX2_SWING_CALC_INIT		(1 << 31)
1347
#define   TX1_SWING_CALC_INIT		(1 << 30)
1348
 
1349
#define _PORT_PCS_DW12_LN01_A		0x162430
1350
#define _PORT_PCS_DW12_LN01_B		0x6C430
1351
#define _PORT_PCS_DW12_LN01_C		0x6C830
1352
#define _PORT_PCS_DW12_LN23_A		0x162630
1353
#define _PORT_PCS_DW12_LN23_B		0x6C630
1354
#define _PORT_PCS_DW12_LN23_C		0x6CA30
1355
#define _PORT_PCS_DW12_GRP_A		0x162c30
1356
#define _PORT_PCS_DW12_GRP_B		0x6CC30
1357
#define _PORT_PCS_DW12_GRP_C		0x6CE30
1358
#define   LANESTAGGER_STRAP_OVRD	(1 << 6)
1359
#define   LANE_STAGGER_MASK		0x1F
1360
#define BXT_PORT_PCS_DW12_LN01(port)	_PORT3(port, _PORT_PCS_DW12_LN01_A, \
1361
						     _PORT_PCS_DW12_LN01_B, \
1362
						     _PORT_PCS_DW12_LN01_C)
1363
#define BXT_PORT_PCS_DW12_LN23(port)	_PORT3(port, _PORT_PCS_DW12_LN23_A, \
1364
						     _PORT_PCS_DW12_LN23_B, \
1365
						     _PORT_PCS_DW12_LN23_C)
1366
#define BXT_PORT_PCS_DW12_GRP(port)	_PORT3(port, _PORT_PCS_DW12_GRP_A, \
1367
						     _PORT_PCS_DW12_GRP_B, \
1368
						     _PORT_PCS_DW12_GRP_C)
1369
 
1370
/* BXT PHY TX registers */
1371
#define _BXT_LANE_OFFSET(lane)           (((lane) >> 1) * 0x200 +	\
1372
					  ((lane) & 1) * 0x80)
1373
 
1374
#define _PORT_TX_DW2_LN0_A		0x162508
1375
#define _PORT_TX_DW2_LN0_B		0x6C508
1376
#define _PORT_TX_DW2_LN0_C		0x6C908
1377
#define _PORT_TX_DW2_GRP_A		0x162D08
1378
#define _PORT_TX_DW2_GRP_B		0x6CD08
1379
#define _PORT_TX_DW2_GRP_C		0x6CF08
1380
#define BXT_PORT_TX_DW2_GRP(port)	_PORT3(port, _PORT_TX_DW2_GRP_A,  \
1381
						     _PORT_TX_DW2_GRP_B,  \
1382
						     _PORT_TX_DW2_GRP_C)
1383
#define BXT_PORT_TX_DW2_LN0(port)	_PORT3(port, _PORT_TX_DW2_LN0_A,  \
1384
						     _PORT_TX_DW2_LN0_B,  \
1385
						     _PORT_TX_DW2_LN0_C)
1386
#define   MARGIN_000_SHIFT		16
1387
#define   MARGIN_000			(0xFF << MARGIN_000_SHIFT)
1388
#define   UNIQ_TRANS_SCALE_SHIFT	8
1389
#define   UNIQ_TRANS_SCALE		(0xFF << UNIQ_TRANS_SCALE_SHIFT)
1390
 
1391
#define _PORT_TX_DW3_LN0_A		0x16250C
1392
#define _PORT_TX_DW3_LN0_B		0x6C50C
1393
#define _PORT_TX_DW3_LN0_C		0x6C90C
1394
#define _PORT_TX_DW3_GRP_A		0x162D0C
1395
#define _PORT_TX_DW3_GRP_B		0x6CD0C
1396
#define _PORT_TX_DW3_GRP_C		0x6CF0C
1397
#define BXT_PORT_TX_DW3_GRP(port)	_PORT3(port, _PORT_TX_DW3_GRP_A,  \
1398
						     _PORT_TX_DW3_GRP_B,  \
1399
						     _PORT_TX_DW3_GRP_C)
1400
#define BXT_PORT_TX_DW3_LN0(port)	_PORT3(port, _PORT_TX_DW3_LN0_A,  \
1401
						     _PORT_TX_DW3_LN0_B,  \
1402
						     _PORT_TX_DW3_LN0_C)
1403
#define   SCALE_DCOMP_METHOD		(1 << 26)
1404
#define   UNIQUE_TRANGE_EN_METHOD	(1 << 27)
1405
 
1406
#define _PORT_TX_DW4_LN0_A		0x162510
1407
#define _PORT_TX_DW4_LN0_B		0x6C510
1408
#define _PORT_TX_DW4_LN0_C		0x6C910
1409
#define _PORT_TX_DW4_GRP_A		0x162D10
1410
#define _PORT_TX_DW4_GRP_B		0x6CD10
1411
#define _PORT_TX_DW4_GRP_C		0x6CF10
1412
#define BXT_PORT_TX_DW4_LN0(port)	_PORT3(port, _PORT_TX_DW4_LN0_A,  \
1413
						     _PORT_TX_DW4_LN0_B,  \
1414
						     _PORT_TX_DW4_LN0_C)
1415
#define BXT_PORT_TX_DW4_GRP(port)	_PORT3(port, _PORT_TX_DW4_GRP_A,  \
1416
						     _PORT_TX_DW4_GRP_B,  \
1417
						     _PORT_TX_DW4_GRP_C)
1418
#define   DEEMPH_SHIFT			24
1419
#define   DE_EMPHASIS			(0xFF << DEEMPH_SHIFT)
1420
 
1421
#define _PORT_TX_DW14_LN0_A		0x162538
1422
#define _PORT_TX_DW14_LN0_B		0x6C538
1423
#define _PORT_TX_DW14_LN0_C		0x6C938
1424
#define   LATENCY_OPTIM_SHIFT		30
1425
#define   LATENCY_OPTIM			(1 << LATENCY_OPTIM_SHIFT)
1426
#define BXT_PORT_TX_DW14_LN(port, lane)	(_PORT3((port), _PORT_TX_DW14_LN0_A,   \
1427
							_PORT_TX_DW14_LN0_B,   \
1428
							_PORT_TX_DW14_LN0_C) + \
1429
					 _BXT_LANE_OFFSET(lane))
1430
 
1431
/* UAIMI scratch pad register 1 */
1432
#define UAIMI_SPR1			0x4F074
1433
/* SKL VccIO mask */
1434
#define SKL_VCCIO_MASK			0x1
1435
/* SKL balance leg register */
1436
#define DISPIO_CR_TX_BMU_CR0		0x6C00C
1437
/* I_boost values */
1438
#define BALANCE_LEG_SHIFT(port)		(8+3*(port))
1439
#define BALANCE_LEG_MASK(port)		(7<<(8+3*(port)))
1440
/* Balance leg disable bits */
1441
#define BALANCE_LEG_DISABLE_SHIFT	23
1442
 
1443
/*
2325 Serge 1444
 * Fence registers
6084 serge 1445
 * [0-7]  @ 0x2000 gen2,gen3
1446
 * [8-15] @ 0x3000 945,g33,pnv
1447
 *
1448
 * [0-15] @ 0x3000 gen4,gen5
1449
 *
1450
 * [0-15] @ 0x100000 gen6,vlv,chv
1451
 * [0-31] @ 0x100000 gen7+
2325 Serge 1452
 */
6084 serge 1453
#define FENCE_REG(i)			(0x2000 + (((i) & 8) << 9) + ((i) & 7) * 4)
2325 Serge 1454
#define   I830_FENCE_START_MASK		0x07f80000
1455
#define   I830_FENCE_TILING_Y_SHIFT	12
1456
#define   I830_FENCE_SIZE_BITS(size)	((ffs((size) >> 19) - 1) << 8)
1457
#define   I830_FENCE_PITCH_SHIFT	4
1458
#define   I830_FENCE_REG_VALID		(1<<0)
1459
#define   I915_FENCE_MAX_PITCH_VAL	4
1460
#define   I830_FENCE_MAX_PITCH_VAL	6
1461
#define   I830_FENCE_MAX_SIZE_VAL	(1<<8)
1462
 
1463
#define   I915_FENCE_START_MASK		0x0ff00000
1464
#define   I915_FENCE_SIZE_BITS(size)	((ffs((size) >> 20) - 1) << 8)
1465
 
6084 serge 1466
#define FENCE_REG_965_LO(i)		(0x03000 + (i) * 8)
1467
#define FENCE_REG_965_HI(i)		(0x03000 + (i) * 8 + 4)
2325 Serge 1468
#define   I965_FENCE_PITCH_SHIFT	2
1469
#define   I965_FENCE_TILING_Y_SHIFT	1
1470
#define   I965_FENCE_REG_VALID		(1<<0)
1471
#define   I965_FENCE_MAX_PITCH_VAL	0x0400
1472
 
6084 serge 1473
#define FENCE_REG_GEN6_LO(i)	(0x100000 + (i) * 8)
1474
#define FENCE_REG_GEN6_HI(i)	(0x100000 + (i) * 8 + 4)
1475
#define   GEN6_FENCE_PITCH_SHIFT	32
3746 Serge 1476
#define   GEN7_FENCE_MAX_PITCH_VAL	0x0800
2325 Serge 1477
 
5060 serge 1478
 
3031 serge 1479
/* control register for cpu gtt access */
1480
#define TILECTL				0x101000
1481
#define   TILECTL_SWZCTL			(1 << 0)
6084 serge 1482
#define   TILECTL_TLBPF			(1 << 1)
3031 serge 1483
#define   TILECTL_TLB_PREFETCH_DIS	(1 << 2)
1484
#define   TILECTL_BACKSNOOP_DIS		(1 << 3)
1485
 
2325 Serge 1486
/*
1487
 * Instruction and interrupt control regs
1488
 */
5060 serge 1489
#define PGTBL_CTL	0x02020
1490
#define   PGTBL_ADDRESS_LO_MASK	0xfffff000 /* bits [31:12] */
1491
#define   PGTBL_ADDRESS_HI_MASK	0x000000f0 /* bits [35:32] (gen4) */
2325 Serge 1492
#define PGTBL_ER	0x02024
5354 serge 1493
#define PRB0_BASE (0x2030-0x30)
1494
#define PRB1_BASE (0x2040-0x30) /* 830,gen3 */
1495
#define PRB2_BASE (0x2050-0x30) /* gen3 */
1496
#define SRB0_BASE (0x2100-0x30) /* gen2 */
1497
#define SRB1_BASE (0x2110-0x30) /* gen2 */
1498
#define SRB2_BASE (0x2120-0x30) /* 830 */
1499
#define SRB3_BASE (0x2130-0x30) /* 830 */
2325 Serge 1500
#define RENDER_RING_BASE	0x02000
1501
#define BSD_RING_BASE		0x04000
1502
#define GEN6_BSD_RING_BASE	0x12000
5060 serge 1503
#define GEN8_BSD2_RING_BASE	0x1c000
4104 Serge 1504
#define VEBOX_RING_BASE		0x1a000
2325 Serge 1505
#define BLT_RING_BASE		0x22000
1506
#define RING_TAIL(base)		((base)+0x30)
1507
#define RING_HEAD(base)		((base)+0x34)
1508
#define RING_START(base)	((base)+0x38)
1509
#define RING_CTL(base)		((base)+0x3c)
1510
#define RING_SYNC_0(base)	((base)+0x40)
1511
#define RING_SYNC_1(base)	((base)+0x44)
4104 Serge 1512
#define RING_SYNC_2(base)	((base)+0x48)
6084 serge 1513
#define GEN6_RVSYNC	(RING_SYNC_0(RENDER_RING_BASE))
1514
#define GEN6_RBSYNC	(RING_SYNC_1(RENDER_RING_BASE))
4104 Serge 1515
#define GEN6_RVESYNC	(RING_SYNC_2(RENDER_RING_BASE))
1516
#define GEN6_VBSYNC	(RING_SYNC_0(GEN6_BSD_RING_BASE))
6084 serge 1517
#define GEN6_VRSYNC	(RING_SYNC_1(GEN6_BSD_RING_BASE))
4104 Serge 1518
#define GEN6_VVESYNC	(RING_SYNC_2(GEN6_BSD_RING_BASE))
6084 serge 1519
#define GEN6_BRSYNC	(RING_SYNC_0(BLT_RING_BASE))
1520
#define GEN6_BVSYNC	(RING_SYNC_1(BLT_RING_BASE))
4104 Serge 1521
#define GEN6_BVESYNC	(RING_SYNC_2(BLT_RING_BASE))
1522
#define GEN6_VEBSYNC	(RING_SYNC_0(VEBOX_RING_BASE))
1523
#define GEN6_VERSYNC	(RING_SYNC_1(VEBOX_RING_BASE))
1524
#define GEN6_VEVSYNC	(RING_SYNC_2(VEBOX_RING_BASE))
1525
#define GEN6_NOSYNC 0
5354 serge 1526
#define RING_PSMI_CTL(base)	((base)+0x50)
2325 Serge 1527
#define RING_MAX_IDLE(base)	((base)+0x54)
1528
#define RING_HWS_PGA(base)	((base)+0x80)
1529
#define RING_HWS_PGA_GEN6(base)	((base)+0x2080)
6084 serge 1530
#define RING_RESET_CTL(base)	((base)+0xd0)
1531
#define   RESET_CTL_REQUEST_RESET  (1 << 0)
1532
#define   RESET_CTL_READY_TO_RESET (1 << 1)
5060 serge 1533
 
6084 serge 1534
#define HSW_GTT_CACHE_EN	0x4024
1535
#define   GTT_CACHE_EN_ALL	0xF0007FFF
5060 serge 1536
#define GEN7_WR_WATERMARK	0x4028
1537
#define GEN7_GFX_PRIO_CTRL	0x402C
1538
#define ARB_MODE		0x4030
3031 serge 1539
#define   ARB_MODE_SWIZZLE_SNB	(1<<4)
1540
#define   ARB_MODE_SWIZZLE_IVB	(1<<5)
5060 serge 1541
#define GEN7_GFX_PEND_TLB0	0x4034
1542
#define GEN7_GFX_PEND_TLB1	0x4038
1543
/* L3, CVS, ZTLB, RCC, CASC LRA min, max values */
6084 serge 1544
#define GEN7_LRA_LIMITS(i)	(0x403C + (i) * 4)
5060 serge 1545
#define GEN7_LRA_LIMITS_REG_NUM	13
1546
#define GEN7_MEDIA_MAX_REQ_COUNT	0x4070
1547
#define GEN7_GFX_MAX_REQ_COUNT		0x4074
1548
 
4560 Serge 1549
#define GAMTARBMODE		0x04a08
1550
#define   ARB_MODE_BWGTLB_DISABLE (1<<9)
1551
#define   ARB_MODE_SWIZZLE_BDW	(1<<1)
2325 Serge 1552
#define RENDER_HWS_PGA_GEN7	(0x04080)
3031 serge 1553
#define RING_FAULT_REG(ring)	(0x4094 + 0x100*(ring)->id)
4280 Serge 1554
#define   RING_FAULT_GTTSEL_MASK (1<<11)
6084 serge 1555
#define   RING_FAULT_SRCID(x)	(((x) >> 3) & 0xff)
1556
#define   RING_FAULT_FAULT_TYPE(x) (((x) >> 1) & 0x3)
4280 Serge 1557
#define   RING_FAULT_VALID	(1<<0)
3031 serge 1558
#define DONE_REG		0x40b0
6084 serge 1559
#define GEN8_PRIVATE_PAT_LO	0x40e0
1560
#define GEN8_PRIVATE_PAT_HI	(0x40e0 + 4)
2325 Serge 1561
#define BSD_HWS_PGA_GEN7	(0x04180)
1562
#define BLT_HWS_PGA_GEN7	(0x04280)
4104 Serge 1563
#define VEBOX_HWS_PGA_GEN7	(0x04380)
2325 Serge 1564
#define RING_ACTHD(base)	((base)+0x74)
5060 serge 1565
#define RING_ACTHD_UDW(base)	((base)+0x5c)
2325 Serge 1566
#define RING_NOPID(base)	((base)+0x94)
1567
#define RING_IMR(base)		((base)+0xa8)
5354 serge 1568
#define RING_HWSTAM(base)	((base)+0x98)
3031 serge 1569
#define RING_TIMESTAMP(base)	((base)+0x358)
2325 Serge 1570
#define   TAIL_ADDR		0x001FFFF8
1571
#define   HEAD_WRAP_COUNT	0xFFE00000
1572
#define   HEAD_WRAP_ONE		0x00200000
1573
#define   HEAD_ADDR		0x001FFFFC
1574
#define   RING_NR_PAGES		0x001FF000
1575
#define   RING_REPORT_MASK	0x00000006
1576
#define   RING_REPORT_64K	0x00000002
1577
#define   RING_REPORT_128K	0x00000004
1578
#define   RING_NO_REPORT	0x00000000
1579
#define   RING_VALID_MASK	0x00000001
1580
#define   RING_VALID		0x00000001
1581
#define   RING_INVALID		0x00000000
1582
#define   RING_WAIT_I8XX	(1<<0) /* gen2, PRBx_HEAD */
1583
#define   RING_WAIT		(1<<11) /* gen3+, PRBx_CTL */
1584
#define   RING_WAIT_SEMAPHORE	(1<<10) /* gen6+ */
5060 serge 1585
 
1586
#define GEN7_TLB_RD_ADDR	0x4700
1587
 
2325 Serge 1588
#if 0
1589
#define PRB0_TAIL	0x02030
1590
#define PRB0_HEAD	0x02034
1591
#define PRB0_START	0x02038
1592
#define PRB0_CTL	0x0203c
1593
#define PRB1_TAIL	0x02040 /* 915+ only */
1594
#define PRB1_HEAD	0x02044 /* 915+ only */
1595
#define PRB1_START	0x02048 /* 915+ only */
1596
#define PRB1_CTL	0x0204c /* 915+ only */
1597
#endif
1598
#define IPEIR_I965	0x02064
1599
#define IPEHR_I965	0x02068
3031 serge 1600
#define GEN7_SC_INSTDONE	0x07100
1601
#define GEN7_SAMPLER_INSTDONE	0x0e160
1602
#define GEN7_ROW_INSTDONE	0x0e164
1603
#define I915_NUM_INSTDONE_REG	4
1604
#define RING_IPEIR(base)	((base)+0x64)
1605
#define RING_IPEHR(base)	((base)+0x68)
6084 serge 1606
/*
1607
 * On GEN4, only the render ring INSTDONE exists and has a different
1608
 * layout than the GEN7+ version.
1609
 * The GEN2 counterpart of this register is GEN2_INSTDONE.
1610
 */
3031 serge 1611
#define RING_INSTDONE(base)	((base)+0x6c)
1612
#define RING_INSTPS(base)	((base)+0x70)
1613
#define RING_DMA_FADD(base)	((base)+0x78)
5060 serge 1614
#define RING_DMA_FADD_UDW(base)	((base)+0x60) /* gen8+ */
3031 serge 1615
#define RING_INSTPM(base)	((base)+0xc0)
5060 serge 1616
#define RING_MI_MODE(base)	((base)+0x9c)
2325 Serge 1617
#define INSTPS		0x02070 /* 965+ only */
6084 serge 1618
#define GEN4_INSTDONE1	0x0207c /* 965+ only, aka INSTDONE_2 on SNB */
2325 Serge 1619
#define ACTHD_I965	0x02074
1620
#define HWS_PGA		0x02080
1621
#define HWS_ADDRESS_MASK	0xfffff000
1622
#define HWS_START_ADDRESS_SHIFT	4
1623
#define PWRCTXA		0x2088 /* 965GM+ only */
1624
#define   PWRCTX_EN	(1<<0)
1625
#define IPEIR		0x02088
1626
#define IPEHR		0x0208c
6084 serge 1627
#define GEN2_INSTDONE	0x02090
2325 Serge 1628
#define NOPID		0x02094
1629
#define HWSTAM		0x02098
3031 serge 1630
#define DMA_FADD_I8XX	0x020d0
4560 Serge 1631
#define RING_BBSTATE(base)	((base)+0x110)
1632
#define RING_BBADDR(base)	((base)+0x140)
1633
#define RING_BBADDR_UDW(base)	((base)+0x168) /* gen8+ */
2325 Serge 1634
 
1635
#define ERROR_GEN6	0x040a0
3031 serge 1636
#define GEN7_ERR_INT	0x44040
4104 Serge 1637
#define   ERR_INT_POISON		(1<<31)
6084 serge 1638
#define   ERR_INT_MMIO_UNCLAIMED	(1<<13)
4560 Serge 1639
#define   ERR_INT_PIPE_CRC_DONE_C	(1<<8)
4104 Serge 1640
#define   ERR_INT_FIFO_UNDERRUN_C	(1<<6)
4560 Serge 1641
#define   ERR_INT_PIPE_CRC_DONE_B	(1<<5)
4104 Serge 1642
#define   ERR_INT_FIFO_UNDERRUN_B	(1<<3)
4560 Serge 1643
#define   ERR_INT_PIPE_CRC_DONE_A	(1<<2)
6084 serge 1644
#define   ERR_INT_PIPE_CRC_DONE(pipe)	(1<<(2 + (pipe)*3))
4104 Serge 1645
#define   ERR_INT_FIFO_UNDERRUN_A	(1<<0)
6084 serge 1646
#define   ERR_INT_FIFO_UNDERRUN(pipe)	(1<<((pipe)*3))
2325 Serge 1647
 
6084 serge 1648
#define GEN8_FAULT_TLB_DATA0		0x04b10
1649
#define GEN8_FAULT_TLB_DATA1		0x04b14
1650
 
3746 Serge 1651
#define FPGA_DBG		0x42300
1652
#define   FPGA_DBG_RM_NOCLAIM	(1<<31)
1653
 
3243 Serge 1654
#define DERRMR		0x44050
4560 Serge 1655
/* Note that HBLANK events are reserved on bdw+ */
4104 Serge 1656
#define   DERRMR_PIPEA_SCANLINE		(1<<0)
1657
#define   DERRMR_PIPEA_PRI_FLIP_DONE	(1<<1)
1658
#define   DERRMR_PIPEA_SPR_FLIP_DONE	(1<<2)
1659
#define   DERRMR_PIPEA_VBLANK		(1<<3)
1660
#define   DERRMR_PIPEA_HBLANK		(1<<5)
1661
#define   DERRMR_PIPEB_SCANLINE 	(1<<8)
1662
#define   DERRMR_PIPEB_PRI_FLIP_DONE	(1<<9)
1663
#define   DERRMR_PIPEB_SPR_FLIP_DONE	(1<<10)
1664
#define   DERRMR_PIPEB_VBLANK		(1<<11)
1665
#define   DERRMR_PIPEB_HBLANK		(1<<13)
1666
/* Note that PIPEC is not a simple translation of PIPEA/PIPEB */
1667
#define   DERRMR_PIPEC_SCANLINE		(1<<14)
1668
#define   DERRMR_PIPEC_PRI_FLIP_DONE	(1<<15)
1669
#define   DERRMR_PIPEC_SPR_FLIP_DONE	(1<<20)
1670
#define   DERRMR_PIPEC_VBLANK		(1<<21)
1671
#define   DERRMR_PIPEC_HBLANK		(1<<22)
3243 Serge 1672
 
4104 Serge 1673
 
2325 Serge 1674
/* GM45+ chicken bits -- debug workaround bits that may be required
1675
 * for various sorts of correct behavior.  The top 16 bits of each are
1676
 * the enables for writing to the corresponding low bit.
1677
 */
1678
#define _3D_CHICKEN	0x02084
3243 Serge 1679
#define  _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB	(1 << 10)
2325 Serge 1680
#define _3D_CHICKEN2	0x0208c
1681
/* Disables pipelining of read flushes past the SF-WIZ interface.
1682
 * Required on all Ironlake steppings according to the B-Spec, but the
1683
 * particular danger of not doing so is not specified.
1684
 */
1685
# define _3D_CHICKEN2_WM_READ_PIPELINED			(1 << 14)
1686
#define _3D_CHICKEN3	0x02090
3243 Serge 1687
#define  _3D_CHICKEN_SF_DISABLE_OBJEND_CULL		(1 << 10)
3031 serge 1688
#define  _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL		(1 << 5)
5060 serge 1689
#define  _3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(x)	((x)<<1) /* gen8+ */
1690
#define  _3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH	(1 << 1) /* gen6 */
2325 Serge 1691
 
1692
#define MI_MODE		0x0209c
1693
# define VS_TIMER_DISPATCH				(1 << 6)
3031 serge 1694
# define MI_FLUSH_ENABLE				(1 << 12)
3243 Serge 1695
# define ASYNC_FLIP_PERF_DISABLE			(1 << 14)
5060 serge 1696
# define MODE_IDLE					(1 << 9)
1697
# define STOP_RING					(1 << 8)
2325 Serge 1698
 
3031 serge 1699
#define GEN6_GT_MODE	0x20d0
5060 serge 1700
#define GEN7_GT_MODE	0x7008
1701
#define   GEN6_WIZ_HASHING(hi, lo)			(((hi) << 9) | ((lo) << 7))
1702
#define   GEN6_WIZ_HASHING_8x8				GEN6_WIZ_HASHING(0, 0)
1703
#define   GEN6_WIZ_HASHING_8x4				GEN6_WIZ_HASHING(0, 1)
1704
#define   GEN6_WIZ_HASHING_16x4				GEN6_WIZ_HASHING(1, 0)
5354 serge 1705
#define   GEN6_WIZ_HASHING_MASK				GEN6_WIZ_HASHING(1, 1)
3243 Serge 1706
#define   GEN6_TD_FOUR_ROW_DISPATCH_DISABLE		(1 << 5)
6084 serge 1707
#define   GEN9_IZ_HASHING_MASK(slice)			(0x3 << ((slice) * 2))
1708
#define   GEN9_IZ_HASHING(slice, val)			((val) << ((slice) * 2))
3031 serge 1709
 
2325 Serge 1710
#define GFX_MODE	0x02520
1711
#define GFX_MODE_GEN7	0x0229c
3031 serge 1712
#define RING_MODE_GEN7(ring)	((ring)->mmio_base+0x29c)
2325 Serge 1713
#define   GFX_RUN_LIST_ENABLE		(1<<15)
6084 serge 1714
#define   GFX_INTERRUPT_STEERING	(1<<14)
5060 serge 1715
#define   GFX_TLB_INVALIDATE_EXPLICIT	(1<<13)
2325 Serge 1716
#define   GFX_SURFACE_FAULT_ENABLE	(1<<12)
1717
#define   GFX_REPLAY_MODE		(1<<11)
1718
#define   GFX_PSMI_GRANULARITY		(1<<10)
1719
#define   GFX_PPGTT_ENABLE		(1<<9)
6084 serge 1720
#define   GEN8_GFX_PPGTT_48B		(1<<7)
2325 Serge 1721
 
6084 serge 1722
#define   GFX_FORWARD_VBLANK_MASK	(3<<5)
1723
#define   GFX_FORWARD_VBLANK_NEVER	(0<<5)
1724
#define   GFX_FORWARD_VBLANK_ALWAYS	(1<<5)
1725
#define   GFX_FORWARD_VBLANK_COND	(2<<5)
1726
 
3031 serge 1727
#define VLV_DISPLAY_BASE 0x180000
5060 serge 1728
#define VLV_MIPI_BASE VLV_DISPLAY_BASE
2325 Serge 1729
 
5060 serge 1730
#define VLV_GU_CTL0	(VLV_DISPLAY_BASE + 0x2030)
1731
#define VLV_GU_CTL1	(VLV_DISPLAY_BASE + 0x2034)
2325 Serge 1732
#define SCPD0		0x0209c /* 915+ only */
1733
#define IER		0x020a0
1734
#define IIR		0x020a4
1735
#define IMR		0x020a8
1736
#define ISR		0x020ac
3480 Serge 1737
#define VLV_GUNIT_CLOCK_GATE	(VLV_DISPLAY_BASE + 0x2060)
5060 serge 1738
#define   GINT_DIS		(1<<22)
3243 Serge 1739
#define   GCFG_DIS		(1<<8)
5060 serge 1740
#define VLV_GUNIT_CLOCK_GATE2	(VLV_DISPLAY_BASE + 0x2064)
3480 Serge 1741
#define VLV_IIR_RW	(VLV_DISPLAY_BASE + 0x2084)
1742
#define VLV_IER		(VLV_DISPLAY_BASE + 0x20a0)
1743
#define VLV_IIR		(VLV_DISPLAY_BASE + 0x20a4)
1744
#define VLV_IMR		(VLV_DISPLAY_BASE + 0x20a8)
1745
#define VLV_ISR		(VLV_DISPLAY_BASE + 0x20ac)
4104 Serge 1746
#define VLV_PCBR	(VLV_DISPLAY_BASE + 0x2120)
5060 serge 1747
#define VLV_PCBR_ADDR_SHIFT	12
1748
 
3746 Serge 1749
#define   DISPLAY_PLANE_FLIP_PENDING(plane) (1<<(11-(plane))) /* A and B only */
2325 Serge 1750
#define EIR		0x020b0
1751
#define EMR		0x020b4
1752
#define ESR		0x020b8
1753
#define   GM45_ERROR_PAGE_TABLE				(1<<5)
1754
#define   GM45_ERROR_MEM_PRIV				(1<<4)
1755
#define   I915_ERROR_PAGE_TABLE				(1<<4)
1756
#define   GM45_ERROR_CP_PRIV				(1<<3)
1757
#define   I915_ERROR_MEMORY_REFRESH			(1<<1)
1758
#define   I915_ERROR_INSTRUCTION			(1<<0)
1759
#define INSTPM	        0x020c0
1760
#define   INSTPM_SELF_EN (1<<12) /* 915GM only */
5060 serge 1761
#define   INSTPM_AGPBUSY_INT_EN (1<<11) /* gen3: when disabled, pending interrupts
2325 Serge 1762
					will not assert AGPBUSY# and will only
1763
					be delivered when out of C3. */
2342 Serge 1764
#define   INSTPM_FORCE_ORDERING				(1<<7) /* GEN6+ */
4104 Serge 1765
#define   INSTPM_TLB_INVALIDATE	(1<<9)
1766
#define   INSTPM_SYNC_FLUSH	(1<<5)
2325 Serge 1767
#define ACTHD	        0x020c8
5354 serge 1768
#define MEM_MODE	0x020cc
1769
#define   MEM_DISPLAY_B_TRICKLE_FEED_DISABLE (1<<3) /* 830 only */
1770
#define   MEM_DISPLAY_A_TRICKLE_FEED_DISABLE (1<<2) /* 830/845 only */
1771
#define   MEM_DISPLAY_TRICKLE_FEED_DISABLE (1<<2) /* 85x only */
2325 Serge 1772
#define FW_BLC		0x020d8
1773
#define FW_BLC2		0x020dc
1774
#define FW_BLC_SELF	0x020e0 /* 915+ only */
1775
#define   FW_BLC_SELF_EN_MASK      (1<<31)
1776
#define   FW_BLC_SELF_FIFO_MASK    (1<<16) /* 945 only */
1777
#define   FW_BLC_SELF_EN           (1<<15) /* 945 only */
1778
#define MM_BURST_LENGTH     0x00700000
1779
#define MM_FIFO_WATERMARK   0x0001F000
1780
#define LM_BURST_LENGTH     0x00000700
1781
#define LM_FIFO_WATERMARK   0x0000001F
1782
#define MI_ARB_STATE	0x020e4 /* 915+ only */
1783
 
1784
/* Make render/texture TLB fetches lower priorty than associated data
1785
 *   fetches. This is not turned on by default
1786
 */
1787
#define   MI_ARB_RENDER_TLB_LOW_PRIORITY	(1 << 15)
1788
 
1789
/* Isoch request wait on GTT enable (Display A/B/C streams).
1790
 * Make isoch requests stall on the TLB update. May cause
1791
 * display underruns (test mode only)
1792
 */
1793
#define   MI_ARB_ISOCH_WAIT_GTT			(1 << 14)
1794
 
1795
/* Block grant count for isoch requests when block count is
1796
 * set to a finite value.
1797
 */
1798
#define   MI_ARB_BLOCK_GRANT_MASK		(3 << 12)
1799
#define   MI_ARB_BLOCK_GRANT_8			(0 << 12)	/* for 3 display planes */
1800
#define   MI_ARB_BLOCK_GRANT_4			(1 << 12)	/* for 2 display planes */
1801
#define   MI_ARB_BLOCK_GRANT_2			(2 << 12)	/* for 1 display plane */
1802
#define   MI_ARB_BLOCK_GRANT_0			(3 << 12)	/* don't use */
1803
 
1804
/* Enable render writes to complete in C2/C3/C4 power states.
1805
 * If this isn't enabled, render writes are prevented in low
1806
 * power states. That seems bad to me.
1807
 */
1808
#define   MI_ARB_C3_LP_WRITE_ENABLE		(1 << 11)
1809
 
1810
/* This acknowledges an async flip immediately instead
1811
 * of waiting for 2TLB fetches.
1812
 */
1813
#define   MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE	(1 << 10)
1814
 
1815
/* Enables non-sequential data reads through arbiter
1816
 */
6084 serge 1817
#define   MI_ARB_DUAL_DATA_PHASE_DISABLE	(1 << 9)
2325 Serge 1818
 
1819
/* Disable FSB snooping of cacheable write cycles from binner/render
1820
 * command stream
1821
 */
1822
#define   MI_ARB_CACHE_SNOOP_DISABLE		(1 << 8)
1823
 
1824
/* Arbiter time slice for non-isoch streams */
1825
#define   MI_ARB_TIME_SLICE_MASK		(7 << 5)
1826
#define   MI_ARB_TIME_SLICE_1			(0 << 5)
1827
#define   MI_ARB_TIME_SLICE_2			(1 << 5)
1828
#define   MI_ARB_TIME_SLICE_4			(2 << 5)
1829
#define   MI_ARB_TIME_SLICE_6			(3 << 5)
1830
#define   MI_ARB_TIME_SLICE_8			(4 << 5)
1831
#define   MI_ARB_TIME_SLICE_10			(5 << 5)
1832
#define   MI_ARB_TIME_SLICE_14			(6 << 5)
1833
#define   MI_ARB_TIME_SLICE_16			(7 << 5)
1834
 
1835
/* Low priority grace period page size */
1836
#define   MI_ARB_LOW_PRIORITY_GRACE_4KB		(0 << 4)	/* default */
1837
#define   MI_ARB_LOW_PRIORITY_GRACE_8KB		(1 << 4)
1838
 
1839
/* Disable display A/B trickle feed */
1840
#define   MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE	(1 << 2)
1841
 
1842
/* Set display plane priority */
1843
#define   MI_ARB_DISPLAY_PRIORITY_A_B		(0 << 0)	/* display A > display B */
1844
#define   MI_ARB_DISPLAY_PRIORITY_B_A		(1 << 0)	/* display B > display A */
1845
 
5060 serge 1846
#define MI_STATE	0x020e4 /* gen2 only */
1847
#define   MI_AGPBUSY_INT_EN			(1 << 1) /* 85x only */
1848
#define   MI_AGPBUSY_830_MODE			(1 << 0) /* 85x only */
1849
 
2325 Serge 1850
#define CACHE_MODE_0	0x02120 /* 915+ only */
3243 Serge 1851
#define   CM0_PIPELINED_RENDER_FLUSH_DISABLE (1<<8)
2325 Serge 1852
#define   CM0_IZ_OPT_DISABLE      (1<<6)
1853
#define   CM0_ZR_OPT_DISABLE      (1<<5)
3031 serge 1854
#define	  CM0_STC_EVICT_DISABLE_LRA_SNB	(1<<5)
2325 Serge 1855
#define   CM0_DEPTH_EVICT_DISABLE (1<<4)
1856
#define   CM0_COLOR_EVICT_DISABLE (1<<3)
1857
#define   CM0_DEPTH_WRITE_DISABLE (1<<1)
1858
#define   CM0_RC_OP_FLUSH_DISABLE (1<<0)
1859
#define GFX_FLSH_CNTL	0x02170 /* 915+ only */
3243 Serge 1860
#define GFX_FLSH_CNTL_GEN6	0x101008
1861
#define   GFX_FLSH_CNTL_EN	(1<<0)
2325 Serge 1862
#define ECOSKPD		0x021d0
1863
#define   ECO_GATING_CX_ONLY	(1<<3)
1864
#define   ECO_FLIP_DONE		(1<<0)
1865
 
5060 serge 1866
#define CACHE_MODE_0_GEN7	0x7000 /* IVB+ */
1867
#define RC_OP_FLUSH_ENABLE (1<<0)
1868
#define   HIZ_RAW_STALL_OPT_DISABLE (1<<2)
3031 serge 1869
#define CACHE_MODE_1		0x7004 /* IVB+ */
6084 serge 1870
#define   PIXEL_SUBSPAN_COLLECT_OPT_DISABLE	(1<<6)
5060 serge 1871
#define   GEN8_4x4_STC_OPTIMIZATION_DISABLE	(1<<6)
6084 serge 1872
#define   GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE	(1<<1)
3031 serge 1873
 
2325 Serge 1874
#define GEN6_BLITTER_ECOSKPD	0x221d0
1875
#define   GEN6_BLITTER_LOCK_SHIFT			16
1876
#define   GEN6_BLITTER_FBC_NOTIFY			(1<<3)
1877
 
5060 serge 1878
#define GEN6_RC_SLEEP_PSMI_CONTROL	0x2050
5354 serge 1879
#define   GEN6_PSMI_SLEEP_MSG_DISABLE	(1 << 0)
5060 serge 1880
#define   GEN8_RC_SEMA_IDLE_MSG_DISABLE	(1 << 12)
1881
#define   GEN8_FF_DOP_CLOCK_GATE_DISABLE	(1<<10)
1882
 
6084 serge 1883
/* Fuse readout registers for GT */
1884
#define CHV_FUSE_GT			(VLV_DISPLAY_BASE + 0x2168)
1885
#define   CHV_FGT_DISABLE_SS0		(1 << 10)
1886
#define   CHV_FGT_DISABLE_SS1		(1 << 11)
1887
#define   CHV_FGT_EU_DIS_SS0_R0_SHIFT	16
1888
#define   CHV_FGT_EU_DIS_SS0_R0_MASK	(0xf << CHV_FGT_EU_DIS_SS0_R0_SHIFT)
1889
#define   CHV_FGT_EU_DIS_SS0_R1_SHIFT	20
1890
#define   CHV_FGT_EU_DIS_SS0_R1_MASK	(0xf << CHV_FGT_EU_DIS_SS0_R1_SHIFT)
1891
#define   CHV_FGT_EU_DIS_SS1_R0_SHIFT	24
1892
#define   CHV_FGT_EU_DIS_SS1_R0_MASK	(0xf << CHV_FGT_EU_DIS_SS1_R0_SHIFT)
1893
#define   CHV_FGT_EU_DIS_SS1_R1_SHIFT	28
1894
#define   CHV_FGT_EU_DIS_SS1_R1_MASK	(0xf << CHV_FGT_EU_DIS_SS1_R1_SHIFT)
1895
 
1896
#define GEN8_FUSE2			0x9120
1897
#define   GEN8_F2_SS_DIS_SHIFT		21
1898
#define   GEN8_F2_SS_DIS_MASK		(0x7 << GEN8_F2_SS_DIS_SHIFT)
1899
#define   GEN8_F2_S_ENA_SHIFT		25
1900
#define   GEN8_F2_S_ENA_MASK		(0x7 << GEN8_F2_S_ENA_SHIFT)
1901
 
1902
#define   GEN9_F2_SS_DIS_SHIFT		20
1903
#define   GEN9_F2_SS_DIS_MASK		(0xf << GEN9_F2_SS_DIS_SHIFT)
1904
 
1905
#define GEN8_EU_DISABLE0		0x9134
1906
#define   GEN8_EU_DIS0_S0_MASK		0xffffff
1907
#define   GEN8_EU_DIS0_S1_SHIFT		24
1908
#define   GEN8_EU_DIS0_S1_MASK		(0xff << GEN8_EU_DIS0_S1_SHIFT)
1909
 
1910
#define GEN8_EU_DISABLE1		0x9138
1911
#define   GEN8_EU_DIS1_S1_MASK		0xffff
1912
#define   GEN8_EU_DIS1_S2_SHIFT		16
1913
#define   GEN8_EU_DIS1_S2_MASK		(0xffff << GEN8_EU_DIS1_S2_SHIFT)
1914
 
1915
#define GEN8_EU_DISABLE2		0x913c
1916
#define   GEN8_EU_DIS2_S2_MASK		0xff
1917
 
1918
#define GEN9_EU_DISABLE(slice)		(0x9134 + (slice)*0x4)
1919
 
2325 Serge 1920
#define GEN6_BSD_SLEEP_PSMI_CONTROL	0x12050
3031 serge 1921
#define   GEN6_BSD_SLEEP_MSG_DISABLE	(1 << 0)
1922
#define   GEN6_BSD_SLEEP_FLUSH_DISABLE	(1 << 2)
1923
#define   GEN6_BSD_SLEEP_INDICATOR	(1 << 3)
1924
#define   GEN6_BSD_GO_INDICATOR		(1 << 4)
2325 Serge 1925
 
4104 Serge 1926
/* On modern GEN architectures interrupt control consists of two sets
1927
 * of registers. The first set pertains to the ring generating the
1928
 * interrupt. The second control is for the functional block generating the
1929
 * interrupt. These are PM, GT, DE, etc.
1930
 *
1931
 * Luckily *knocks on wood* all the ring interrupt bits match up with the
1932
 * GT interrupt bits, so we don't need to duplicate the defines.
1933
 *
1934
 * These defines should cover us well from SNB->HSW with minor exceptions
1935
 * it can also work on ILK.
1936
 */
1937
#define GT_BLT_FLUSHDW_NOTIFY_INTERRUPT		(1 << 26)
1938
#define GT_BLT_CS_ERROR_INTERRUPT		(1 << 25)
1939
#define GT_BLT_USER_INTERRUPT			(1 << 22)
1940
#define GT_BSD_CS_ERROR_INTERRUPT		(1 << 15)
1941
#define GT_BSD_USER_INTERRUPT			(1 << 12)
4560 Serge 1942
#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1	(1 << 11) /* hsw+; rsvd on snb, ivb, vlv */
5354 serge 1943
#define GT_CONTEXT_SWITCH_INTERRUPT		(1 <<  8)
4104 Serge 1944
#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT	(1 <<  5) /* !snb */
1945
#define GT_RENDER_PIPECTL_NOTIFY_INTERRUPT	(1 <<  4)
1946
#define GT_RENDER_CS_MASTER_ERROR_INTERRUPT	(1 <<  3)
1947
#define GT_RENDER_SYNC_STATUS_INTERRUPT		(1 <<  2)
1948
#define GT_RENDER_DEBUG_INTERRUPT		(1 <<  1)
1949
#define GT_RENDER_USER_INTERRUPT		(1 <<  0)
2325 Serge 1950
 
4104 Serge 1951
#define PM_VEBOX_CS_ERROR_INTERRUPT		(1 << 12) /* hsw+ */
1952
#define PM_VEBOX_USER_INTERRUPT			(1 << 10) /* hsw+ */
1953
 
4560 Serge 1954
#define GT_PARITY_ERROR(dev) \
1955
	(GT_RENDER_L3_PARITY_ERROR_INTERRUPT | \
1956
	 (IS_HASWELL(dev) ? GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 : 0))
1957
 
4104 Serge 1958
/* These are all the "old" interrupts */
1959
#define ILK_BSD_USER_INTERRUPT				(1<<5)
5060 serge 1960
 
1961
#define I915_PM_INTERRUPT				(1<<31)
1962
#define I915_ISP_INTERRUPT				(1<<22)
1963
#define I915_LPE_PIPE_B_INTERRUPT			(1<<21)
1964
#define I915_LPE_PIPE_A_INTERRUPT			(1<<20)
6084 serge 1965
#define I915_MIPIC_INTERRUPT				(1<<19)
5060 serge 1966
#define I915_MIPIA_INTERRUPT				(1<<18)
4104 Serge 1967
#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT		(1<<18)
1968
#define I915_DISPLAY_PORT_INTERRUPT			(1<<17)
5060 serge 1969
#define I915_DISPLAY_PIPE_C_HBLANK_INTERRUPT		(1<<16)
1970
#define I915_MASTER_ERROR_INTERRUPT			(1<<15)
4104 Serge 1971
#define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT	(1<<15)
5060 serge 1972
#define I915_DISPLAY_PIPE_B_HBLANK_INTERRUPT		(1<<14)
4104 Serge 1973
#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT	(1<<14) /* p-state */
5060 serge 1974
#define I915_DISPLAY_PIPE_A_HBLANK_INTERRUPT		(1<<13)
4104 Serge 1975
#define I915_HWB_OOM_INTERRUPT				(1<<13)
5060 serge 1976
#define I915_LPE_PIPE_C_INTERRUPT			(1<<12)
4104 Serge 1977
#define I915_SYNC_STATUS_INTERRUPT			(1<<12)
5060 serge 1978
#define I915_MISC_INTERRUPT				(1<<11)
4104 Serge 1979
#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT	(1<<11)
5060 serge 1980
#define I915_DISPLAY_PIPE_C_VBLANK_INTERRUPT		(1<<10)
4104 Serge 1981
#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT	(1<<10)
5060 serge 1982
#define I915_DISPLAY_PIPE_C_EVENT_INTERRUPT		(1<<9)
4104 Serge 1983
#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT	(1<<9)
5060 serge 1984
#define I915_DISPLAY_PIPE_C_DPBM_INTERRUPT		(1<<8)
4104 Serge 1985
#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT	(1<<8)
1986
#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT		(1<<7)
1987
#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT		(1<<6)
1988
#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT		(1<<5)
1989
#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT		(1<<4)
5060 serge 1990
#define I915_DISPLAY_PIPE_A_DPBM_INTERRUPT		(1<<3)
1991
#define I915_DISPLAY_PIPE_B_DPBM_INTERRUPT		(1<<2)
4104 Serge 1992
#define I915_DEBUG_INTERRUPT				(1<<2)
5060 serge 1993
#define I915_WINVALID_INTERRUPT				(1<<1)
4104 Serge 1994
#define I915_USER_INTERRUPT				(1<<1)
1995
#define I915_ASLE_INTERRUPT				(1<<0)
5060 serge 1996
#define I915_BSD_USER_INTERRUPT				(1<<25)
4104 Serge 1997
 
2325 Serge 1998
#define GEN6_BSD_RNCID			0x12198
1999
 
3031 serge 2000
#define GEN7_FF_THREAD_MODE		0x20a0
2001
#define   GEN7_FF_SCHED_MASK		0x0077070
4560 Serge 2002
#define   GEN8_FF_DS_REF_CNT_FFME	(1 << 19)
3031 serge 2003
#define   GEN7_FF_TS_SCHED_HS1		(0x5<<16)
2004
#define   GEN7_FF_TS_SCHED_HS0		(0x3<<16)
2005
#define   GEN7_FF_TS_SCHED_LOAD_BALANCE	(0x1<<16)
2006
#define   GEN7_FF_TS_SCHED_HW		(0x0<<16) /* Default */
3480 Serge 2007
#define   GEN7_FF_VS_REF_CNT_FFME	(1 << 15)
3031 serge 2008
#define   GEN7_FF_VS_SCHED_HS1		(0x5<<12)
2009
#define   GEN7_FF_VS_SCHED_HS0		(0x3<<12)
2010
#define   GEN7_FF_VS_SCHED_LOAD_BALANCE	(0x1<<12) /* Default */
2011
#define   GEN7_FF_VS_SCHED_HW		(0x0<<12)
2012
#define   GEN7_FF_DS_SCHED_HS1		(0x5<<4)
2013
#define   GEN7_FF_DS_SCHED_HS0		(0x3<<4)
2014
#define   GEN7_FF_DS_SCHED_LOAD_BALANCE	(0x1<<4)  /* Default */
2015
#define   GEN7_FF_DS_SCHED_HW		(0x0<<4)
2016
 
2325 Serge 2017
/*
2018
 * Framebuffer compression (915+ only)
2019
 */
2020
 
2021
#define FBC_CFB_BASE		0x03200 /* 4k page aligned */
2022
#define FBC_LL_BASE		0x03204 /* 4k page aligned */
2023
#define FBC_CONTROL		0x03208
2024
#define   FBC_CTL_EN		(1<<31)
2025
#define   FBC_CTL_PERIODIC	(1<<30)
2026
#define   FBC_CTL_INTERVAL_SHIFT (16)
2027
#define   FBC_CTL_UNCOMPRESSIBLE (1<<14)
2028
#define   FBC_CTL_C3_IDLE	(1<<13)
2029
#define   FBC_CTL_STRIDE_SHIFT	(5)
4560 Serge 2030
#define   FBC_CTL_FENCENO_SHIFT	(0)
2325 Serge 2031
#define FBC_COMMAND		0x0320c
2032
#define   FBC_CMD_COMPRESS	(1<<0)
2033
#define FBC_STATUS		0x03210
2034
#define   FBC_STAT_COMPRESSING	(1<<31)
2035
#define   FBC_STAT_COMPRESSED	(1<<30)
2036
#define   FBC_STAT_MODIFIED	(1<<29)
4560 Serge 2037
#define   FBC_STAT_CURRENT_LINE_SHIFT	(0)
2325 Serge 2038
#define FBC_CONTROL2		0x03214
2039
#define   FBC_CTL_FENCE_DBL	(0<<4)
2040
#define   FBC_CTL_IDLE_IMM	(0<<2)
2041
#define   FBC_CTL_IDLE_FULL	(1<<2)
2042
#define   FBC_CTL_IDLE_LINE	(2<<2)
2043
#define   FBC_CTL_IDLE_DEBUG	(3<<2)
2044
#define   FBC_CTL_CPU_FENCE	(1<<1)
5060 serge 2045
#define   FBC_CTL_PLANE(plane)	((plane)<<0)
2046
#define FBC_FENCE_OFF		0x03218 /* BSpec typo has 321Bh */
6084 serge 2047
#define FBC_TAG(i)		(0x03300 + (i) * 4)
2325 Serge 2048
 
6084 serge 2049
#define FBC_STATUS2		0x43214
2050
#define  FBC_COMPRESSION_MASK	0x7ff
2051
 
2325 Serge 2052
#define FBC_LL_SIZE		(1536)
2053
 
2054
/* Framebuffer compression for GM45+ */
2055
#define DPFC_CB_BASE		0x3200
2056
#define DPFC_CONTROL		0x3208
2057
#define   DPFC_CTL_EN		(1<<31)
5060 serge 2058
#define   DPFC_CTL_PLANE(plane)	((plane)<<30)
2059
#define   IVB_DPFC_CTL_PLANE(plane)	((plane)<<29)
2325 Serge 2060
#define   DPFC_CTL_FENCE_EN	(1<<29)
4104 Serge 2061
#define   IVB_DPFC_CTL_FENCE_EN	(1<<28)
2325 Serge 2062
#define   DPFC_CTL_PERSISTENT_MODE	(1<<25)
2063
#define   DPFC_SR_EN		(1<<10)
2064
#define   DPFC_CTL_LIMIT_1X	(0<<6)
2065
#define   DPFC_CTL_LIMIT_2X	(1<<6)
2066
#define   DPFC_CTL_LIMIT_4X	(2<<6)
2067
#define DPFC_RECOMP_CTL		0x320c
2068
#define   DPFC_RECOMP_STALL_EN	(1<<27)
2069
#define   DPFC_RECOMP_STALL_WM_SHIFT (16)
2070
#define   DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
2071
#define   DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
2072
#define   DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
2073
#define DPFC_STATUS		0x3210
2074
#define   DPFC_INVAL_SEG_SHIFT  (16)
2075
#define   DPFC_INVAL_SEG_MASK	(0x07ff0000)
2076
#define   DPFC_COMP_SEG_SHIFT	(0)
2077
#define   DPFC_COMP_SEG_MASK	(0x000003ff)
2078
#define DPFC_STATUS2		0x3214
2079
#define DPFC_FENCE_YOFF		0x3218
2080
#define DPFC_CHICKEN		0x3224
2081
#define   DPFC_HT_MODIFY	(1<<31)
2082
 
2083
/* Framebuffer compression for Ironlake */
2084
#define ILK_DPFC_CB_BASE	0x43200
2085
#define ILK_DPFC_CONTROL	0x43208
5354 serge 2086
#define   FBC_CTL_FALSE_COLOR	(1<<10)
2325 Serge 2087
/* The bit 28-8 is reserved */
2088
#define   DPFC_RESERVED		(0x1FFFFF00)
2089
#define ILK_DPFC_RECOMP_CTL	0x4320c
2090
#define ILK_DPFC_STATUS		0x43210
2091
#define ILK_DPFC_FENCE_YOFF	0x43218
2092
#define ILK_DPFC_CHICKEN	0x43224
2093
#define ILK_FBC_RT_BASE		0x2128
2094
#define   ILK_FBC_RT_VALID	(1<<0)
4104 Serge 2095
#define   SNB_FBC_FRONT_BUFFER	(1<<1)
2325 Serge 2096
 
2097
#define ILK_DISPLAY_CHICKEN1	0x42000
2098
#define   ILK_FBCQ_DIS		(1<<22)
6084 serge 2099
#define	  ILK_PABSTRETCH_DIS	(1<<21)
2325 Serge 2100
 
2101
 
2102
/*
2103
 * Framebuffer compression for Sandybridge
2104
 *
2105
 * The following two registers are of type GTTMMADR
2106
 */
2107
#define SNB_DPFC_CTL_SA		0x100100
2108
#define   SNB_CPU_FENCE_ENABLE	(1<<29)
2109
#define DPFC_CPU_FENCE_OFFSET	0x100104
2110
 
4104 Serge 2111
/* Framebuffer compression for Ivybridge */
2112
#define IVB_FBC_RT_BASE			0x7020
2325 Serge 2113
 
4104 Serge 2114
#define IPS_CTL		0x43408
2115
#define   IPS_ENABLE	(1 << 31)
2116
 
2117
#define MSG_FBC_REND_STATE	0x50380
2118
#define   FBC_REND_NUKE		(1<<2)
2119
#define   FBC_REND_CACHE_CLEAN	(1<<1)
2120
 
2325 Serge 2121
/*
2122
 * GPIO regs
2123
 */
2124
#define GPIOA			0x5010
2125
#define GPIOB			0x5014
2126
#define GPIOC			0x5018
2127
#define GPIOD			0x501c
2128
#define GPIOE			0x5020
2129
#define GPIOF			0x5024
2130
#define GPIOG			0x5028
2131
#define GPIOH			0x502c
2132
# define GPIO_CLOCK_DIR_MASK		(1 << 0)
2133
# define GPIO_CLOCK_DIR_IN		(0 << 1)
2134
# define GPIO_CLOCK_DIR_OUT		(1 << 1)
2135
# define GPIO_CLOCK_VAL_MASK		(1 << 2)
2136
# define GPIO_CLOCK_VAL_OUT		(1 << 3)
2137
# define GPIO_CLOCK_VAL_IN		(1 << 4)
2138
# define GPIO_CLOCK_PULLUP_DISABLE	(1 << 5)
2139
# define GPIO_DATA_DIR_MASK		(1 << 8)
2140
# define GPIO_DATA_DIR_IN		(0 << 9)
2141
# define GPIO_DATA_DIR_OUT		(1 << 9)
2142
# define GPIO_DATA_VAL_MASK		(1 << 10)
2143
# define GPIO_DATA_VAL_OUT		(1 << 11)
2144
# define GPIO_DATA_VAL_IN		(1 << 12)
2145
# define GPIO_DATA_PULLUP_DISABLE	(1 << 13)
2146
 
6084 serge 2147
#define GMBUS0			(dev_priv->gpio_mmio_base + 0x5100) /* clock/port select */
2325 Serge 2148
#define   GMBUS_RATE_100KHZ	(0<<8)
2149
#define   GMBUS_RATE_50KHZ	(1<<8)
2150
#define   GMBUS_RATE_400KHZ	(2<<8) /* reserved on Pineview */
2151
#define   GMBUS_RATE_1MHZ	(3<<8) /* reserved on Pineview */
2152
#define   GMBUS_HOLD_EXT	(1<<7) /* 300ns hold time, rsvd on Pineview */
6084 serge 2153
#define   GMBUS_PIN_DISABLED	0
2154
#define   GMBUS_PIN_SSC		1
2155
#define   GMBUS_PIN_VGADDC	2
2156
#define   GMBUS_PIN_PANEL	3
2157
#define   GMBUS_PIN_DPD_CHV	3 /* HDMID_CHV */
2158
#define   GMBUS_PIN_DPC		4 /* HDMIC */
2159
#define   GMBUS_PIN_DPB		5 /* SDVO, HDMIB */
2160
#define   GMBUS_PIN_DPD		6 /* HDMID */
2161
#define   GMBUS_PIN_RESERVED	7 /* 7 reserved */
2162
#define   GMBUS_PIN_1_BXT	1
2163
#define   GMBUS_PIN_2_BXT	2
2164
#define   GMBUS_PIN_3_BXT	3
2165
#define   GMBUS_NUM_PINS	7 /* including 0 */
2166
#define GMBUS1			(dev_priv->gpio_mmio_base + 0x5104) /* command/status */
2325 Serge 2167
#define   GMBUS_SW_CLR_INT	(1<<31)
2168
#define   GMBUS_SW_RDY		(1<<30)
2169
#define   GMBUS_ENT		(1<<29) /* enable timeout */
2170
#define   GMBUS_CYCLE_NONE	(0<<25)
2171
#define   GMBUS_CYCLE_WAIT	(1<<25)
2172
#define   GMBUS_CYCLE_INDEX	(2<<25)
2173
#define   GMBUS_CYCLE_STOP	(4<<25)
2174
#define   GMBUS_BYTE_COUNT_SHIFT 16
6084 serge 2175
#define   GMBUS_BYTE_COUNT_MAX   256U
2325 Serge 2176
#define   GMBUS_SLAVE_INDEX_SHIFT 8
2177
#define   GMBUS_SLAVE_ADDR_SHIFT 1
2178
#define   GMBUS_SLAVE_READ	(1<<0)
2179
#define   GMBUS_SLAVE_WRITE	(0<<0)
6084 serge 2180
#define GMBUS2			(dev_priv->gpio_mmio_base + 0x5108) /* status */
2325 Serge 2181
#define   GMBUS_INUSE		(1<<15)
2182
#define   GMBUS_HW_WAIT_PHASE	(1<<14)
2183
#define   GMBUS_STALL_TIMEOUT	(1<<13)
2184
#define   GMBUS_INT		(1<<12)
2185
#define   GMBUS_HW_RDY		(1<<11)
2186
#define   GMBUS_SATOER		(1<<10)
2187
#define   GMBUS_ACTIVE		(1<<9)
6084 serge 2188
#define GMBUS3			(dev_priv->gpio_mmio_base + 0x510c) /* data buffer bytes 3-0 */
2189
#define GMBUS4			(dev_priv->gpio_mmio_base + 0x5110) /* interrupt mask (Pineview+) */
2325 Serge 2190
#define   GMBUS_SLAVE_TIMEOUT_EN (1<<4)
2191
#define   GMBUS_NAK_EN		(1<<3)
2192
#define   GMBUS_IDLE_EN		(1<<2)
2193
#define   GMBUS_HW_WAIT_EN	(1<<1)
2194
#define   GMBUS_HW_RDY_EN	(1<<0)
6084 serge 2195
#define GMBUS5			(dev_priv->gpio_mmio_base + 0x5120) /* byte index */
2325 Serge 2196
#define   GMBUS_2BYTE_INDEX_EN	(1<<31)
2197
 
2198
/*
2199
 * Clock control & power management
2200
 */
5060 serge 2201
#define _DPLL_A (dev_priv->info.display_mmio_offset + 0x6014)
2202
#define _DPLL_B (dev_priv->info.display_mmio_offset + 0x6018)
2203
#define _CHV_DPLL_C (dev_priv->info.display_mmio_offset + 0x6030)
2204
#define DPLL(pipe) _PIPE3((pipe), _DPLL_A, _DPLL_B, _CHV_DPLL_C)
2325 Serge 2205
 
2206
#define VGA0	0x6000
2207
#define VGA1	0x6004
2208
#define VGA_PD	0x6010
2209
#define   VGA0_PD_P2_DIV_4	(1 << 7)
2210
#define   VGA0_PD_P1_DIV_2	(1 << 5)
2211
#define   VGA0_PD_P1_SHIFT	0
2212
#define   VGA0_PD_P1_MASK	(0x1f << 0)
2213
#define   VGA1_PD_P2_DIV_4	(1 << 15)
2214
#define   VGA1_PD_P1_DIV_2	(1 << 13)
2215
#define   VGA1_PD_P1_SHIFT	8
2216
#define   VGA1_PD_P1_MASK	(0x1f << 8)
2217
#define   DPLL_VCO_ENABLE		(1 << 31)
4104 Serge 2218
#define   DPLL_SDVO_HIGH_SPEED		(1 << 30)
2219
#define   DPLL_DVO_2X_MODE		(1 << 30)
3031 serge 2220
#define   DPLL_EXT_BUFFER_ENABLE_VLV	(1 << 30)
2325 Serge 2221
#define   DPLL_SYNCLOCK_ENABLE		(1 << 29)
6084 serge 2222
#define   DPLL_REF_CLK_ENABLE_VLV	(1 << 29)
2325 Serge 2223
#define   DPLL_VGA_MODE_DIS		(1 << 28)
2224
#define   DPLLB_MODE_DAC_SERIAL		(1 << 26) /* i915 */
2225
#define   DPLLB_MODE_LVDS		(2 << 26) /* i915 */
2226
#define   DPLL_MODE_MASK		(3 << 26)
2227
#define   DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
2228
#define   DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
2229
#define   DPLLB_LVDS_P2_CLOCK_DIV_14	(0 << 24) /* i915 */
2230
#define   DPLLB_LVDS_P2_CLOCK_DIV_7	(1 << 24) /* i915 */
2231
#define   DPLL_P2_CLOCK_DIV_MASK	0x03000000 /* i915 */
2232
#define   DPLL_FPA01_P1_POST_DIV_MASK	0x00ff0000 /* i915 */
2233
#define   DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW	0x00ff8000 /* Pineview */
3031 serge 2234
#define   DPLL_LOCK_VLV			(1<<15)
4104 Serge 2235
#define   DPLL_INTEGRATED_CRI_CLK_VLV	(1<<14)
6084 serge 2236
#define   DPLL_INTEGRATED_REF_CLK_VLV	(1<<13)
2237
#define   DPLL_SSC_REF_CLK_CHV		(1<<13)
4104 Serge 2238
#define   DPLL_PORTC_READY_MASK		(0xf << 4)
2239
#define   DPLL_PORTB_READY_MASK		(0xf)
2325 Serge 2240
 
2241
#define   DPLL_FPA01_P1_POST_DIV_MASK_I830	0x001f0000
5060 serge 2242
 
2243
/* Additional CHV pll/phy registers */
2244
#define DPIO_PHY_STATUS			(VLV_DISPLAY_BASE + 0x6240)
2245
#define   DPLL_PORTD_READY_MASK		(0xf)
2246
#define DISPLAY_PHY_CONTROL (VLV_DISPLAY_BASE + 0x60100)
6084 serge 2247
#define   PHY_CH_POWER_DOWN_OVRD_EN(phy, ch)	(1 << (2*(phy)+(ch)+27))
2248
#define   PHY_LDO_DELAY_0NS			0x0
2249
#define   PHY_LDO_DELAY_200NS			0x1
2250
#define   PHY_LDO_DELAY_600NS			0x2
2251
#define   PHY_LDO_SEQ_DELAY(delay, phy)		((delay) << (2*(phy)+23))
2252
#define   PHY_CH_POWER_DOWN_OVRD(mask, phy, ch)	((mask) << (8*(phy)+4*(ch)+11))
2253
#define   PHY_CH_SU_PSR				0x1
2254
#define   PHY_CH_DEEP_PSR			0x7
2255
#define   PHY_CH_POWER_MODE(mode, phy, ch)	((mode) << (6*(phy)+3*(ch)+2))
2256
#define   PHY_COM_LANE_RESET_DEASSERT(phy)	(1 << (phy))
5060 serge 2257
#define DISPLAY_PHY_STATUS (VLV_DISPLAY_BASE + 0x60104)
5354 serge 2258
#define   PHY_POWERGOOD(phy)	(((phy) == DPIO_PHY0) ? (1<<31) : (1<<30))
6084 serge 2259
#define   PHY_STATUS_CMN_LDO(phy, ch)                   (1 << (6-(6*(phy)+3*(ch))))
2260
#define   PHY_STATUS_SPLINE_LDO(phy, ch, spline)        (1 << (8-(6*(phy)+3*(ch)+(spline))))
5060 serge 2261
 
2325 Serge 2262
/*
2263
 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
2264
 * this field (only one bit may be set).
2265
 */
2266
#define   DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS	0x003f0000
2267
#define   DPLL_FPA01_P1_POST_DIV_SHIFT	16
2268
#define   DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
2269
/* i830, required in DVO non-gang */
2270
#define   PLL_P2_DIVIDE_BY_4		(1 << 23)
2271
#define   PLL_P1_DIVIDE_BY_TWO		(1 << 21) /* i830 */
2272
#define   PLL_REF_INPUT_DREFCLK		(0 << 13)
2273
#define   PLL_REF_INPUT_TVCLKINA	(1 << 13) /* i830 */
2274
#define   PLL_REF_INPUT_TVCLKINBC	(2 << 13) /* SDVO TVCLKIN */
2275
#define   PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
2276
#define   PLL_REF_INPUT_MASK		(3 << 13)
2277
#define   PLL_LOAD_PULSE_PHASE_SHIFT		9
2278
/* Ironlake */
2279
# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT     9
2280
# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK      (7 << 9)
2281
# define PLL_REF_SDVO_HDMI_MULTIPLIER(x)	(((x)-1) << 9)
2282
# define DPLL_FPA1_P1_POST_DIV_SHIFT            0
2283
# define DPLL_FPA1_P1_POST_DIV_MASK             0xff
2284
 
2285
/*
2286
 * Parallel to Serial Load Pulse phase selection.
2287
 * Selects the phase for the 10X DPLL clock for the PCIe
2288
 * digital display port. The range is 4 to 13; 10 or more
2289
 * is just a flip delay. The default is 6
2290
 */
2291
#define   PLL_LOAD_PULSE_PHASE_MASK		(0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
2292
#define   DISPLAY_RATE_SELECT_FPA1		(1 << 8)
2293
/*
2294
 * SDVO multiplier for 945G/GM. Not used on 965.
2295
 */
2296
#define   SDVO_MULTIPLIER_MASK			0x000000ff
2297
#define   SDVO_MULTIPLIER_SHIFT_HIRES		4
2298
#define   SDVO_MULTIPLIER_SHIFT_VGA		0
5060 serge 2299
 
2300
#define _DPLL_A_MD (dev_priv->info.display_mmio_offset + 0x601c)
2301
#define _DPLL_B_MD (dev_priv->info.display_mmio_offset + 0x6020)
2302
#define _CHV_DPLL_C_MD (dev_priv->info.display_mmio_offset + 0x603c)
2303
#define DPLL_MD(pipe) _PIPE3((pipe), _DPLL_A_MD, _DPLL_B_MD, _CHV_DPLL_C_MD)
2304
 
2325 Serge 2305
/*
2306
 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
2307
 *
2308
 * Value is pixels minus 1.  Must be set to 1 pixel for SDVO.
2309
 */
2310
#define   DPLL_MD_UDI_DIVIDER_MASK		0x3f000000
2311
#define   DPLL_MD_UDI_DIVIDER_SHIFT		24
2312
/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
2313
#define   DPLL_MD_VGA_UDI_DIVIDER_MASK		0x003f0000
2314
#define   DPLL_MD_VGA_UDI_DIVIDER_SHIFT		16
2315
/*
2316
 * SDVO/UDI pixel multiplier.
2317
 *
2318
 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
2319
 * clock rate is 10 times the DPLL clock.  At low resolution/refresh rate
2320
 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
2321
 * dummy bytes in the datastream at an increased clock rate, with both sides of
2322
 * the link knowing how many bytes are fill.
2323
 *
2324
 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
2325
 * rate to 130Mhz to get a bus rate of 1.30Ghz.  The DPLL clock rate would be
2326
 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
2327
 * through an SDVO command.
2328
 *
2329
 * This register field has values of multiplication factor minus 1, with
2330
 * a maximum multiplier of 5 for SDVO.
2331
 */
2332
#define   DPLL_MD_UDI_MULTIPLIER_MASK		0x00003f00
2333
#define   DPLL_MD_UDI_MULTIPLIER_SHIFT		8
2334
/*
2335
 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
2336
 * This best be set to the default value (3) or the CRT won't work. No,
2337
 * I don't entirely understand what this does...
2338
 */
2339
#define   DPLL_MD_VGA_UDI_MULTIPLIER_MASK	0x0000003f
2340
#define   DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT	0
3031 serge 2341
 
2325 Serge 2342
#define _FPA0	0x06040
2343
#define _FPA1	0x06044
2344
#define _FPB0	0x06048
2345
#define _FPB1	0x0604c
2346
#define FP0(pipe) _PIPE(pipe, _FPA0, _FPB0)
2347
#define FP1(pipe) _PIPE(pipe, _FPA1, _FPB1)
2348
#define   FP_N_DIV_MASK		0x003f0000
2349
#define   FP_N_PINEVIEW_DIV_MASK	0x00ff0000
2350
#define   FP_N_DIV_SHIFT		16
2351
#define   FP_M1_DIV_MASK	0x00003f00
2352
#define   FP_M1_DIV_SHIFT		 8
2353
#define   FP_M2_DIV_MASK	0x0000003f
2354
#define   FP_M2_PINEVIEW_DIV_MASK	0x000000ff
2355
#define   FP_M2_DIV_SHIFT		 0
2356
#define DPLL_TEST	0x606c
2357
#define   DPLLB_TEST_SDVO_DIV_1		(0 << 22)
2358
#define   DPLLB_TEST_SDVO_DIV_2		(1 << 22)
2359
#define   DPLLB_TEST_SDVO_DIV_4		(2 << 22)
2360
#define   DPLLB_TEST_SDVO_DIV_MASK	(3 << 22)
2361
#define   DPLLB_TEST_N_BYPASS		(1 << 19)
2362
#define   DPLLB_TEST_M_BYPASS		(1 << 18)
2363
#define   DPLLB_INPUT_BUFFER_ENABLE	(1 << 16)
2364
#define   DPLLA_TEST_N_BYPASS		(1 << 3)
2365
#define   DPLLA_TEST_M_BYPASS		(1 << 2)
2366
#define   DPLLA_INPUT_BUFFER_ENABLE	(1 << 0)
2367
#define D_STATE		0x6104
2368
#define  DSTATE_GFX_RESET_I830			(1<<6)
2369
#define  DSTATE_PLL_D3_OFF			(1<<3)
2370
#define  DSTATE_GFX_CLOCK_GATING		(1<<1)
2371
#define  DSTATE_DOT_CLOCK_GATING		(1<<0)
5060 serge 2372
#define DSPCLK_GATE_D	(dev_priv->info.display_mmio_offset + 0x6200)
2325 Serge 2373
# define DPUNIT_B_CLOCK_GATE_DISABLE		(1 << 30) /* 965 */
2374
# define VSUNIT_CLOCK_GATE_DISABLE		(1 << 29) /* 965 */
2375
# define VRHUNIT_CLOCK_GATE_DISABLE		(1 << 28) /* 965 */
2376
# define VRDUNIT_CLOCK_GATE_DISABLE		(1 << 27) /* 965 */
2377
# define AUDUNIT_CLOCK_GATE_DISABLE		(1 << 26) /* 965 */
2378
# define DPUNIT_A_CLOCK_GATE_DISABLE		(1 << 25) /* 965 */
2379
# define DPCUNIT_CLOCK_GATE_DISABLE		(1 << 24) /* 965 */
2380
# define TVRUNIT_CLOCK_GATE_DISABLE		(1 << 23) /* 915-945 */
2381
# define TVCUNIT_CLOCK_GATE_DISABLE		(1 << 22) /* 915-945 */
2382
# define TVFUNIT_CLOCK_GATE_DISABLE		(1 << 21) /* 915-945 */
2383
# define TVEUNIT_CLOCK_GATE_DISABLE		(1 << 20) /* 915-945 */
2384
# define DVSUNIT_CLOCK_GATE_DISABLE		(1 << 19) /* 915-945 */
2385
# define DSSUNIT_CLOCK_GATE_DISABLE		(1 << 18) /* 915-945 */
2386
# define DDBUNIT_CLOCK_GATE_DISABLE		(1 << 17) /* 915-945 */
2387
# define DPRUNIT_CLOCK_GATE_DISABLE		(1 << 16) /* 915-945 */
2388
# define DPFUNIT_CLOCK_GATE_DISABLE		(1 << 15) /* 915-945 */
2389
# define DPBMUNIT_CLOCK_GATE_DISABLE		(1 << 14) /* 915-945 */
2390
# define DPLSUNIT_CLOCK_GATE_DISABLE		(1 << 13) /* 915-945 */
2391
# define DPLUNIT_CLOCK_GATE_DISABLE		(1 << 12) /* 915-945 */
2392
# define DPOUNIT_CLOCK_GATE_DISABLE		(1 << 11)
2393
# define DPBUNIT_CLOCK_GATE_DISABLE		(1 << 10)
2394
# define DCUNIT_CLOCK_GATE_DISABLE		(1 << 9)
2395
# define DPUNIT_CLOCK_GATE_DISABLE		(1 << 8)
2396
# define VRUNIT_CLOCK_GATE_DISABLE		(1 << 7) /* 915+: reserved */
2397
# define OVHUNIT_CLOCK_GATE_DISABLE		(1 << 6) /* 830-865 */
2398
# define DPIOUNIT_CLOCK_GATE_DISABLE		(1 << 6) /* 915-945 */
2399
# define OVFUNIT_CLOCK_GATE_DISABLE		(1 << 5)
2400
# define OVBUNIT_CLOCK_GATE_DISABLE		(1 << 4)
5060 serge 2401
/*
2325 Serge 2402
 * This bit must be set on the 830 to prevent hangs when turning off the
2403
 * overlay scaler.
2404
 */
2405
# define OVRUNIT_CLOCK_GATE_DISABLE		(1 << 3)
2406
# define OVCUNIT_CLOCK_GATE_DISABLE		(1 << 2)
2407
# define OVUUNIT_CLOCK_GATE_DISABLE		(1 << 1)
2408
# define ZVUNIT_CLOCK_GATE_DISABLE		(1 << 0) /* 830 */
2409
# define OVLUNIT_CLOCK_GATE_DISABLE		(1 << 0) /* 845,865 */
2410
 
2411
#define RENCLK_GATE_D1		0x6204
2412
# define BLITTER_CLOCK_GATE_DISABLE		(1 << 13) /* 945GM only */
2413
# define MPEG_CLOCK_GATE_DISABLE		(1 << 12) /* 945GM only */
2414
# define PC_FE_CLOCK_GATE_DISABLE		(1 << 11)
2415
# define PC_BE_CLOCK_GATE_DISABLE		(1 << 10)
2416
# define WINDOWER_CLOCK_GATE_DISABLE		(1 << 9)
2417
# define INTERPOLATOR_CLOCK_GATE_DISABLE	(1 << 8)
2418
# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE	(1 << 7)
2419
# define MOTION_COMP_CLOCK_GATE_DISABLE		(1 << 6)
2420
# define MAG_CLOCK_GATE_DISABLE			(1 << 5)
5060 serge 2421
/* This bit must be unset on 855,865 */
2325 Serge 2422
# define MECI_CLOCK_GATE_DISABLE		(1 << 4)
2423
# define DCMP_CLOCK_GATE_DISABLE		(1 << 3)
2424
# define MEC_CLOCK_GATE_DISABLE			(1 << 2)
2425
# define MECO_CLOCK_GATE_DISABLE		(1 << 1)
5060 serge 2426
/* This bit must be set on 855,865. */
2325 Serge 2427
# define SV_CLOCK_GATE_DISABLE			(1 << 0)
2428
# define I915_MPEG_CLOCK_GATE_DISABLE		(1 << 16)
2429
# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE	(1 << 15)
2430
# define I915_MOTION_COMP_CLOCK_GATE_DISABLE	(1 << 14)
2431
# define I915_BD_BF_CLOCK_GATE_DISABLE		(1 << 13)
2432
# define I915_SF_SE_CLOCK_GATE_DISABLE		(1 << 12)
2433
# define I915_WM_CLOCK_GATE_DISABLE		(1 << 11)
2434
# define I915_IZ_CLOCK_GATE_DISABLE		(1 << 10)
2435
# define I915_PI_CLOCK_GATE_DISABLE		(1 << 9)
2436
# define I915_DI_CLOCK_GATE_DISABLE		(1 << 8)
2437
# define I915_SH_SV_CLOCK_GATE_DISABLE		(1 << 7)
2438
# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE	(1 << 6)
2439
# define I915_SC_CLOCK_GATE_DISABLE		(1 << 5)
2440
# define I915_FL_CLOCK_GATE_DISABLE		(1 << 4)
2441
# define I915_DM_CLOCK_GATE_DISABLE		(1 << 3)
2442
# define I915_PS_CLOCK_GATE_DISABLE		(1 << 2)
2443
# define I915_CC_CLOCK_GATE_DISABLE		(1 << 1)
2444
# define I915_BY_CLOCK_GATE_DISABLE		(1 << 0)
2445
 
2446
# define I965_RCZ_CLOCK_GATE_DISABLE		(1 << 30)
5060 serge 2447
/* This bit must always be set on 965G/965GM */
2325 Serge 2448
# define I965_RCC_CLOCK_GATE_DISABLE		(1 << 29)
2449
# define I965_RCPB_CLOCK_GATE_DISABLE		(1 << 28)
2450
# define I965_DAP_CLOCK_GATE_DISABLE		(1 << 27)
2451
# define I965_ROC_CLOCK_GATE_DISABLE		(1 << 26)
2452
# define I965_GW_CLOCK_GATE_DISABLE		(1 << 25)
2453
# define I965_TD_CLOCK_GATE_DISABLE		(1 << 24)
5060 serge 2454
/* This bit must always be set on 965G */
2325 Serge 2455
# define I965_ISC_CLOCK_GATE_DISABLE		(1 << 23)
2456
# define I965_IC_CLOCK_GATE_DISABLE		(1 << 22)
2457
# define I965_EU_CLOCK_GATE_DISABLE		(1 << 21)
2458
# define I965_IF_CLOCK_GATE_DISABLE		(1 << 20)
2459
# define I965_TC_CLOCK_GATE_DISABLE		(1 << 19)
2460
# define I965_SO_CLOCK_GATE_DISABLE		(1 << 17)
2461
# define I965_FBC_CLOCK_GATE_DISABLE		(1 << 16)
2462
# define I965_MARI_CLOCK_GATE_DISABLE		(1 << 15)
2463
# define I965_MASF_CLOCK_GATE_DISABLE		(1 << 14)
2464
# define I965_MAWB_CLOCK_GATE_DISABLE		(1 << 13)
2465
# define I965_EM_CLOCK_GATE_DISABLE		(1 << 12)
2466
# define I965_UC_CLOCK_GATE_DISABLE		(1 << 11)
2467
# define I965_SI_CLOCK_GATE_DISABLE		(1 << 6)
2468
# define I965_MT_CLOCK_GATE_DISABLE		(1 << 5)
2469
# define I965_PL_CLOCK_GATE_DISABLE		(1 << 4)
2470
# define I965_DG_CLOCK_GATE_DISABLE		(1 << 3)
2471
# define I965_QC_CLOCK_GATE_DISABLE		(1 << 2)
2472
# define I965_FT_CLOCK_GATE_DISABLE		(1 << 1)
2473
# define I965_DM_CLOCK_GATE_DISABLE		(1 << 0)
2474
 
2475
#define RENCLK_GATE_D2		0x6208
2476
#define VF_UNIT_CLOCK_GATE_DISABLE		(1 << 9)
2477
#define GS_UNIT_CLOCK_GATE_DISABLE		(1 << 7)
2478
#define CL_UNIT_CLOCK_GATE_DISABLE		(1 << 6)
5060 serge 2479
 
2480
#define VDECCLK_GATE_D		0x620C		/* g4x only */
2481
#define  VCP_UNIT_CLOCK_GATE_DISABLE		(1 << 4)
2482
 
2325 Serge 2483
#define RAMCLK_GATE_D		0x6210		/* CRL only */
2484
#define DEUC			0x6214          /* CRL only */
2485
 
3480 Serge 2486
#define FW_BLC_SELF_VLV		(VLV_DISPLAY_BASE + 0x6500)
3031 serge 2487
#define  FW_CSPWRDWNEN		(1<<15)
2488
 
4104 Serge 2489
#define MI_ARB_VLV		(VLV_DISPLAY_BASE + 0x6504)
2490
 
4560 Serge 2491
#define CZCLK_CDCLK_FREQ_RATIO	(VLV_DISPLAY_BASE + 0x6508)
2492
#define   CDCLK_FREQ_SHIFT	4
2493
#define   CDCLK_FREQ_MASK	(0x1f << CDCLK_FREQ_SHIFT)
2494
#define   CZCLK_FREQ_MASK	0xf
6084 serge 2495
 
2496
#define GCI_CONTROL		(VLV_DISPLAY_BASE + 0x650C)
2497
#define   PFI_CREDIT_63		(9 << 28)		/* chv only */
2498
#define   PFI_CREDIT_31		(8 << 28)		/* chv only */
2499
#define   PFI_CREDIT(x)		(((x) - 8) << 28)	/* 8-15 */
2500
#define   PFI_CREDIT_RESEND	(1 << 27)
2501
#define   VGA_FAST_MODE_DISABLE	(1 << 14)
2502
 
4560 Serge 2503
#define GMBUSFREQ_VLV		(VLV_DISPLAY_BASE + 0x6510)
2504
 
2325 Serge 2505
/*
2506
 * Palette regs
2507
 */
5060 serge 2508
#define PALETTE_A_OFFSET 0xa000
2509
#define PALETTE_B_OFFSET 0xa800
2510
#define CHV_PALETTE_C_OFFSET 0xc000
6084 serge 2511
#define PALETTE(pipe, i) (dev_priv->info.palette_offsets[pipe] + \
2512
			  dev_priv->info.display_mmio_offset + (i) * 4)
2325 Serge 2513
 
2514
/* MCH MMIO space */
2515
 
2516
/*
2517
 * MCHBAR mirror.
2518
 *
2519
 * This mirrors the MCHBAR MMIO space whose location is determined by
2520
 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
2521
 * every way.  It is not accessible from the CP register read instructions.
2522
 *
4560 Serge 2523
 * Starting from Haswell, you can't write registers using the MCHBAR mirror,
2524
 * just read.
2325 Serge 2525
 */
2526
#define MCHBAR_MIRROR_BASE	0x10000
2527
 
2528
#define MCHBAR_MIRROR_BASE_SNB	0x140000
2529
 
6084 serge 2530
#define CTG_STOLEN_RESERVED		(MCHBAR_MIRROR_BASE + 0x34)
2531
#define ELK_STOLEN_RESERVED		(MCHBAR_MIRROR_BASE + 0x48)
2532
#define G4X_STOLEN_RESERVED_ADDR1_MASK	(0xFFFF << 16)
2533
#define G4X_STOLEN_RESERVED_ADDR2_MASK	(0xFFF << 4)
2534
 
3746 Serge 2535
/* Memory controller frequency in MCHBAR for Haswell (possible SNB+) */
4560 Serge 2536
#define DCLK (MCHBAR_MIRROR_BASE_SNB + 0x5e04)
3746 Serge 2537
 
5060 serge 2538
/* 915-945 and GM965 MCH register controlling DRAM channel access */
2325 Serge 2539
#define DCC			0x10200
2540
#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL		(0 << 0)
2541
#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC	(1 << 0)
2542
#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED	(2 << 0)
2543
#define DCC_ADDRESSING_MODE_MASK			(3 << 0)
2544
#define DCC_CHANNEL_XOR_DISABLE				(1 << 10)
2545
#define DCC_CHANNEL_XOR_BIT_17				(1 << 9)
5354 serge 2546
#define DCC2			0x10204
2547
#define DCC2_MODIFIED_ENHANCED_DISABLE			(1 << 20)
2325 Serge 2548
 
5060 serge 2549
/* Pineview MCH register contains DDR3 setting */
2325 Serge 2550
#define CSHRDDR3CTL            0x101a8
2551
#define CSHRDDR3CTL_DDR3       (1 << 2)
2552
 
5060 serge 2553
/* 965 MCH register controlling DRAM channel configuration */
2325 Serge 2554
#define C0DRB3			0x10206
2555
#define C1DRB3			0x10606
2556
 
5060 serge 2557
/* snb MCH registers for reading the DRAM channel configuration */
3031 serge 2558
#define MAD_DIMM_C0			(MCHBAR_MIRROR_BASE_SNB + 0x5004)
2559
#define MAD_DIMM_C1			(MCHBAR_MIRROR_BASE_SNB + 0x5008)
2560
#define MAD_DIMM_C2			(MCHBAR_MIRROR_BASE_SNB + 0x500C)
2561
#define   MAD_DIMM_ECC_MASK		(0x3 << 24)
2562
#define   MAD_DIMM_ECC_OFF		(0x0 << 24)
2563
#define   MAD_DIMM_ECC_IO_ON_LOGIC_OFF	(0x1 << 24)
2564
#define   MAD_DIMM_ECC_IO_OFF_LOGIC_ON	(0x2 << 24)
2565
#define   MAD_DIMM_ECC_ON		(0x3 << 24)
2566
#define   MAD_DIMM_ENH_INTERLEAVE	(0x1 << 22)
2567
#define   MAD_DIMM_RANK_INTERLEAVE	(0x1 << 21)
2568
#define   MAD_DIMM_B_WIDTH_X16		(0x1 << 20) /* X8 chips if unset */
2569
#define   MAD_DIMM_A_WIDTH_X16		(0x1 << 19) /* X8 chips if unset */
2570
#define   MAD_DIMM_B_DUAL_RANK		(0x1 << 18)
2571
#define   MAD_DIMM_A_DUAL_RANK		(0x1 << 17)
2572
#define   MAD_DIMM_A_SELECT		(0x1 << 16)
2573
/* DIMM sizes are in multiples of 256mb. */
2574
#define   MAD_DIMM_B_SIZE_SHIFT		8
2575
#define   MAD_DIMM_B_SIZE_MASK		(0xff << MAD_DIMM_B_SIZE_SHIFT)
2576
#define   MAD_DIMM_A_SIZE_SHIFT		0
2577
#define   MAD_DIMM_A_SIZE_MASK		(0xff << MAD_DIMM_A_SIZE_SHIFT)
2578
 
5060 serge 2579
/* snb MCH registers for priority tuning */
3480 Serge 2580
#define MCH_SSKPD			(MCHBAR_MIRROR_BASE_SNB + 0x5d10)
2581
#define   MCH_SSKPD_WM0_MASK		0x3f
2582
#define   MCH_SSKPD_WM0_VAL		0xc
3031 serge 2583
 
4104 Serge 2584
#define MCH_SECP_NRG_STTS		(MCHBAR_MIRROR_BASE_SNB + 0x592c)
2585
 
2325 Serge 2586
/* Clocking configuration register */
2587
#define CLKCFG			0x10c00
2588
#define CLKCFG_FSB_400					(5 << 0)	/* hrawclk 100 */
2589
#define CLKCFG_FSB_533					(1 << 0)	/* hrawclk 133 */
2590
#define CLKCFG_FSB_667					(3 << 0)	/* hrawclk 166 */
2591
#define CLKCFG_FSB_800					(2 << 0)	/* hrawclk 200 */
2592
#define CLKCFG_FSB_1067					(6 << 0)	/* hrawclk 266 */
2593
#define CLKCFG_FSB_1333					(7 << 0)	/* hrawclk 333 */
2594
/* Note, below two are guess */
2595
#define CLKCFG_FSB_1600					(4 << 0)	/* hrawclk 400 */
2596
#define CLKCFG_FSB_1600_ALT				(0 << 0)	/* hrawclk 400 */
2597
#define CLKCFG_FSB_MASK					(7 << 0)
2598
#define CLKCFG_MEM_533					(1 << 4)
2599
#define CLKCFG_MEM_667					(2 << 4)
2600
#define CLKCFG_MEM_800					(3 << 4)
2601
#define CLKCFG_MEM_MASK					(7 << 4)
2602
 
6084 serge 2603
#define HPLLVCO                 (MCHBAR_MIRROR_BASE + 0xc38)
2604
#define HPLLVCO_MOBILE          (MCHBAR_MIRROR_BASE + 0xc0f)
2605
 
2325 Serge 2606
#define TSC1			0x11001
2607
#define   TSE			(1<<0)
2608
#define TR1			0x11006
2609
#define TSFS			0x11020
2610
#define   TSFS_SLOPE_MASK	0x0000ff00
2611
#define   TSFS_SLOPE_SHIFT	8
2612
#define   TSFS_INTR_MASK	0x000000ff
2613
 
2614
#define CRSTANDVID		0x11100
6084 serge 2615
#define PXVFREQ(i)		(0x11110 + (i) * 4) /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
2325 Serge 2616
#define   PXVFREQ_PX_MASK	0x7f000000
2617
#define   PXVFREQ_PX_SHIFT	24
2618
#define VIDFREQ_BASE		0x11110
2619
#define VIDFREQ1		0x11110 /* VIDFREQ1-4 (0x1111c) (Cantiga) */
2620
#define VIDFREQ2		0x11114
2621
#define VIDFREQ3		0x11118
2622
#define VIDFREQ4		0x1111c
2623
#define   VIDFREQ_P0_MASK	0x1f000000
2624
#define   VIDFREQ_P0_SHIFT	24
2625
#define   VIDFREQ_P0_CSCLK_MASK	0x00f00000
2626
#define   VIDFREQ_P0_CSCLK_SHIFT 20
2627
#define   VIDFREQ_P0_CRCLK_MASK	0x000f0000
2628
#define   VIDFREQ_P0_CRCLK_SHIFT 16
2629
#define   VIDFREQ_P1_MASK	0x00001f00
2630
#define   VIDFREQ_P1_SHIFT	8
2631
#define   VIDFREQ_P1_CSCLK_MASK	0x000000f0
2632
#define   VIDFREQ_P1_CSCLK_SHIFT 4
2633
#define   VIDFREQ_P1_CRCLK_MASK	0x0000000f
2634
#define INTTOEXT_BASE_ILK	0x11300
2635
#define INTTOEXT_BASE		0x11120 /* INTTOEXT1-8 (0x1113c) */
2636
#define   INTTOEXT_MAP3_SHIFT	24
2637
#define   INTTOEXT_MAP3_MASK	(0x1f << INTTOEXT_MAP3_SHIFT)
2638
#define   INTTOEXT_MAP2_SHIFT	16
2639
#define   INTTOEXT_MAP2_MASK	(0x1f << INTTOEXT_MAP2_SHIFT)
2640
#define   INTTOEXT_MAP1_SHIFT	8
2641
#define   INTTOEXT_MAP1_MASK	(0x1f << INTTOEXT_MAP1_SHIFT)
2642
#define   INTTOEXT_MAP0_SHIFT	0
2643
#define   INTTOEXT_MAP0_MASK	(0x1f << INTTOEXT_MAP0_SHIFT)
2644
#define MEMSWCTL		0x11170 /* Ironlake only */
2645
#define   MEMCTL_CMD_MASK	0xe000
2646
#define   MEMCTL_CMD_SHIFT	13
2647
#define   MEMCTL_CMD_RCLK_OFF	0
2648
#define   MEMCTL_CMD_RCLK_ON	1
2649
#define   MEMCTL_CMD_CHFREQ	2
2650
#define   MEMCTL_CMD_CHVID	3
2651
#define   MEMCTL_CMD_VMMOFF	4
2652
#define   MEMCTL_CMD_VMMON	5
2653
#define   MEMCTL_CMD_STS	(1<<12) /* write 1 triggers command, clears
2654
					   when command complete */
2655
#define   MEMCTL_FREQ_MASK	0x0f00 /* jitter, from 0-15 */
2656
#define   MEMCTL_FREQ_SHIFT	8
2657
#define   MEMCTL_SFCAVM		(1<<7)
2658
#define   MEMCTL_TGT_VID_MASK	0x007f
2659
#define MEMIHYST		0x1117c
2660
#define MEMINTREN		0x11180 /* 16 bits */
2661
#define   MEMINT_RSEXIT_EN	(1<<8)
2662
#define   MEMINT_CX_SUPR_EN	(1<<7)
2663
#define   MEMINT_CONT_BUSY_EN	(1<<6)
2664
#define   MEMINT_AVG_BUSY_EN	(1<<5)
2665
#define   MEMINT_EVAL_CHG_EN	(1<<4)
2666
#define   MEMINT_MON_IDLE_EN	(1<<3)
2667
#define   MEMINT_UP_EVAL_EN	(1<<2)
2668
#define   MEMINT_DOWN_EVAL_EN	(1<<1)
2669
#define   MEMINT_SW_CMD_EN	(1<<0)
2670
#define MEMINTRSTR		0x11182 /* 16 bits */
2671
#define   MEM_RSEXIT_MASK	0xc000
2672
#define   MEM_RSEXIT_SHIFT	14
2673
#define   MEM_CONT_BUSY_MASK	0x3000
2674
#define   MEM_CONT_BUSY_SHIFT	12
2675
#define   MEM_AVG_BUSY_MASK	0x0c00
2676
#define   MEM_AVG_BUSY_SHIFT	10
2677
#define   MEM_EVAL_CHG_MASK	0x0300
2678
#define   MEM_EVAL_BUSY_SHIFT	8
2679
#define   MEM_MON_IDLE_MASK	0x00c0
2680
#define   MEM_MON_IDLE_SHIFT	6
2681
#define   MEM_UP_EVAL_MASK	0x0030
2682
#define   MEM_UP_EVAL_SHIFT	4
2683
#define   MEM_DOWN_EVAL_MASK	0x000c
2684
#define   MEM_DOWN_EVAL_SHIFT	2
2685
#define   MEM_SW_CMD_MASK	0x0003
2686
#define   MEM_INT_STEER_GFX	0
2687
#define   MEM_INT_STEER_CMR	1
2688
#define   MEM_INT_STEER_SMI	2
2689
#define   MEM_INT_STEER_SCI	3
2690
#define MEMINTRSTS		0x11184
2691
#define   MEMINT_RSEXIT		(1<<7)
2692
#define   MEMINT_CONT_BUSY	(1<<6)
2693
#define   MEMINT_AVG_BUSY	(1<<5)
2694
#define   MEMINT_EVAL_CHG	(1<<4)
2695
#define   MEMINT_MON_IDLE	(1<<3)
2696
#define   MEMINT_UP_EVAL	(1<<2)
2697
#define   MEMINT_DOWN_EVAL	(1<<1)
2698
#define   MEMINT_SW_CMD		(1<<0)
2699
#define MEMMODECTL		0x11190
2700
#define   MEMMODE_BOOST_EN	(1<<31)
2701
#define   MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
2702
#define   MEMMODE_BOOST_FREQ_SHIFT 24
2703
#define   MEMMODE_IDLE_MODE_MASK 0x00030000
2704
#define   MEMMODE_IDLE_MODE_SHIFT 16
2705
#define   MEMMODE_IDLE_MODE_EVAL 0
2706
#define   MEMMODE_IDLE_MODE_CONT 1
2707
#define   MEMMODE_HWIDLE_EN	(1<<15)
2708
#define   MEMMODE_SWMODE_EN	(1<<14)
2709
#define   MEMMODE_RCLK_GATE	(1<<13)
2710
#define   MEMMODE_HW_UPDATE	(1<<12)
2711
#define   MEMMODE_FSTART_MASK	0x00000f00 /* starting jitter, 0-15 */
2712
#define   MEMMODE_FSTART_SHIFT	8
2713
#define   MEMMODE_FMAX_MASK	0x000000f0 /* max jitter, 0-15 */
2714
#define   MEMMODE_FMAX_SHIFT	4
2715
#define   MEMMODE_FMIN_MASK	0x0000000f /* min jitter, 0-15 */
2716
#define RCBMAXAVG		0x1119c
2717
#define MEMSWCTL2		0x1119e /* Cantiga only */
2718
#define   SWMEMCMD_RENDER_OFF	(0 << 13)
2719
#define   SWMEMCMD_RENDER_ON	(1 << 13)
2720
#define   SWMEMCMD_SWFREQ	(2 << 13)
2721
#define   SWMEMCMD_TARVID	(3 << 13)
2722
#define   SWMEMCMD_VRM_OFF	(4 << 13)
2723
#define   SWMEMCMD_VRM_ON	(5 << 13)
2724
#define   CMDSTS		(1<<12)
2725
#define   SFCAVM		(1<<11)
2726
#define   SWFREQ_MASK		0x0380 /* P0-7 */
2727
#define   SWFREQ_SHIFT		7
2728
#define   TARVID_MASK		0x001f
2729
#define MEMSTAT_CTG		0x111a0
2730
#define RCBMINAVG		0x111a0
2731
#define RCUPEI			0x111b0
2732
#define RCDNEI			0x111b4
2733
#define RSTDBYCTL		0x111b8
2734
#define   RS1EN			(1<<31)
2735
#define   RS2EN			(1<<30)
2736
#define   RS3EN			(1<<29)
2737
#define   D3RS3EN		(1<<28) /* Display D3 imlies RS3 */
2738
#define   SWPROMORSX		(1<<27) /* RSx promotion timers ignored */
2739
#define   RCWAKERW		(1<<26) /* Resetwarn from PCH causes wakeup */
2740
#define   DPRSLPVREN		(1<<25) /* Fast voltage ramp enable */
2741
#define   GFXTGHYST		(1<<24) /* Hysteresis to allow trunk gating */
2742
#define   RCX_SW_EXIT		(1<<23) /* Leave RSx and prevent re-entry */
2743
#define   RSX_STATUS_MASK	(7<<20)
2744
#define   RSX_STATUS_ON		(0<<20)
2745
#define   RSX_STATUS_RC1	(1<<20)
2746
#define   RSX_STATUS_RC1E	(2<<20)
2747
#define   RSX_STATUS_RS1	(3<<20)
2748
#define   RSX_STATUS_RS2	(4<<20) /* aka rc6 */
2749
#define   RSX_STATUS_RSVD	(5<<20) /* deep rc6 unsupported on ilk */
2750
#define   RSX_STATUS_RS3	(6<<20) /* rs3 unsupported on ilk */
2751
#define   RSX_STATUS_RSVD2	(7<<20)
2752
#define   UWRCRSXE		(1<<19) /* wake counter limit prevents rsx */
2753
#define   RSCRP			(1<<18) /* rs requests control on rs1/2 reqs */
2754
#define   JRSC			(1<<17) /* rsx coupled to cpu c-state */
2755
#define   RS2INC0		(1<<16) /* allow rs2 in cpu c0 */
2756
#define   RS1CONTSAV_MASK	(3<<14)
2757
#define   RS1CONTSAV_NO_RS1	(0<<14) /* rs1 doesn't save/restore context */
2758
#define   RS1CONTSAV_RSVD	(1<<14)
2759
#define   RS1CONTSAV_SAVE_RS1	(2<<14) /* rs1 saves context */
2760
#define   RS1CONTSAV_FULL_RS1	(3<<14) /* rs1 saves and restores context */
2761
#define   NORMSLEXLAT_MASK	(3<<12)
2762
#define   SLOW_RS123		(0<<12)
2763
#define   SLOW_RS23		(1<<12)
2764
#define   SLOW_RS3		(2<<12)
2765
#define   NORMAL_RS123		(3<<12)
2766
#define   RCMODE_TIMEOUT	(1<<11) /* 0 is eval interval method */
2767
#define   IMPROMOEN		(1<<10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
2768
#define   RCENTSYNC		(1<<9) /* rs coupled to cpu c-state (3/6/7) */
2769
#define   STATELOCK		(1<<7) /* locked to rs_cstate if 0 */
2770
#define   RS_CSTATE_MASK	(3<<4)
2771
#define   RS_CSTATE_C367_RS1	(0<<4)
2772
#define   RS_CSTATE_C36_RS1_C7_RS2 (1<<4)
2773
#define   RS_CSTATE_RSVD	(2<<4)
2774
#define   RS_CSTATE_C367_RS2	(3<<4)
2775
#define   REDSAVES		(1<<3) /* no context save if was idle during rs0 */
2776
#define   REDRESTORES		(1<<2) /* no restore if was idle during rs0 */
2777
#define VIDCTL			0x111c0
2778
#define VIDSTS			0x111c8
2779
#define VIDSTART		0x111cc /* 8 bits */
2780
#define MEMSTAT_ILK			0x111f8
2781
#define   MEMSTAT_VID_MASK	0x7f00
2782
#define   MEMSTAT_VID_SHIFT	8
2783
#define   MEMSTAT_PSTATE_MASK	0x00f8
2784
#define   MEMSTAT_PSTATE_SHIFT  3
2785
#define   MEMSTAT_MON_ACTV	(1<<2)
2786
#define   MEMSTAT_SRC_CTL_MASK	0x0003
2787
#define   MEMSTAT_SRC_CTL_CORE	0
2788
#define   MEMSTAT_SRC_CTL_TRB	1
2789
#define   MEMSTAT_SRC_CTL_THM	2
2790
#define   MEMSTAT_SRC_CTL_STDBY 3
2791
#define RCPREVBSYTUPAVG		0x113b8
2792
#define RCPREVBSYTDNAVG		0x113bc
2793
#define PMMISC			0x11214
2794
#define   MCPPCE_EN		(1<<0) /* enable PM_MSG from PCH->MPC */
2795
#define SDEW			0x1124c
2796
#define CSIEW0			0x11250
2797
#define CSIEW1			0x11254
2798
#define CSIEW2			0x11258
6084 serge 2799
#define PEW(i)			(0x1125c + (i) * 4) /* 5 registers */
2800
#define DEW(i)			(0x11270 + (i) * 4) /* 3 registers */
2325 Serge 2801
#define MCHAFE			0x112c0
2802
#define CSIEC			0x112e0
2803
#define DMIEC			0x112e4
2804
#define DDREC			0x112e8
2805
#define PEG0EC			0x112ec
2806
#define PEG1EC			0x112f0
2807
#define GFXEC			0x112f4
2808
#define RPPREVBSYTUPAVG		0x113b8
2809
#define RPPREVBSYTDNAVG		0x113bc
2810
#define ECR			0x11600
2811
#define   ECR_GPFE		(1<<31)
2812
#define   ECR_IMONE		(1<<30)
2813
#define   ECR_CAP_MASK		0x0000001f /* Event range, 0-31 */
2814
#define OGW0			0x11608
2815
#define OGW1			0x1160c
2816
#define EG0			0x11610
2817
#define EG1			0x11614
2818
#define EG2			0x11618
2819
#define EG3			0x1161c
2820
#define EG4			0x11620
2821
#define EG5			0x11624
2822
#define EG6			0x11628
2823
#define EG7			0x1162c
6084 serge 2824
#define PXW(i)			(0x11664 + (i) * 4) /* 4 registers */
2825
#define PXWL(i)			(0x11680 + (i) * 4) /* 8 registers */
2325 Serge 2826
#define LCFUSE02		0x116c0
2827
#define   LCFUSE_HIV_MASK	0x000000ff
2828
#define CSIPLL0			0x12c10
2829
#define DDRMPLL1		0X12c20
2830
#define PEG_BAND_GAP_DATA	0x14d68
2831
 
3031 serge 2832
#define GEN6_GT_THREAD_STATUS_REG 0x13805c
2833
#define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
2834
 
4560 Serge 2835
#define GEN6_GT_PERF_STATUS	(MCHBAR_MIRROR_BASE_SNB + 0x5948)
6084 serge 2836
#define BXT_GT_PERF_STATUS      (MCHBAR_MIRROR_BASE_SNB + 0x7070)
4560 Serge 2837
#define GEN6_RP_STATE_LIMITS	(MCHBAR_MIRROR_BASE_SNB + 0x5994)
2838
#define GEN6_RP_STATE_CAP	(MCHBAR_MIRROR_BASE_SNB + 0x5998)
6084 serge 2839
#define BXT_RP_STATE_CAP        0x138170
2325 Serge 2840
 
6084 serge 2841
#define INTERVAL_1_28_US(us)	(((us) * 100) >> 7)
2842
#define INTERVAL_1_33_US(us)	(((us) * 3)   >> 2)
2843
#define INTERVAL_0_833_US(us)	(((us) * 6) / 5)
2844
#define GT_INTERVAL_FROM_US(dev_priv, us) (IS_GEN9(dev_priv) ? \
2845
				(IS_BROXTON(dev_priv) ? \
2846
				INTERVAL_0_833_US(us) : \
2847
				INTERVAL_1_33_US(us)) : \
2848
				INTERVAL_1_28_US(us))
2849
 
2325 Serge 2850
/*
2851
 * Logical Context regs
2852
 */
2853
#define CCID			0x2180
2854
#define   CCID_EN		(1<<0)
4104 Serge 2855
/*
2856
 * Notes on SNB/IVB/VLV context size:
2857
 * - Power context is saved elsewhere (LLC or stolen)
2858
 * - Ring/execlist context is saved on SNB, not on IVB
2859
 * - Extended context size already includes render context size
2860
 * - We always need to follow the extended context size.
2861
 *   SNB BSpec has comments indicating that we should use the
2862
 *   render context size instead if execlists are disabled, but
2863
 *   based on empirical testing that's just nonsense.
2864
 * - Pipelined/VF state is saved on SNB/IVB respectively
2865
 * - GT1 size just indicates how much of render context
2866
 *   doesn't need saving on GT1
2867
 */
3031 serge 2868
#define CXT_SIZE		0x21a0
6084 serge 2869
#define GEN6_CXT_POWER_SIZE(cxt_reg)	(((cxt_reg) >> 24) & 0x3f)
2870
#define GEN6_CXT_RING_SIZE(cxt_reg)	(((cxt_reg) >> 18) & 0x3f)
2871
#define GEN6_CXT_RENDER_SIZE(cxt_reg)	(((cxt_reg) >> 12) & 0x3f)
2872
#define GEN6_CXT_EXTENDED_SIZE(cxt_reg)	(((cxt_reg) >> 6) & 0x3f)
2873
#define GEN6_CXT_PIPELINE_SIZE(cxt_reg)	(((cxt_reg) >> 0) & 0x3f)
4104 Serge 2874
#define GEN6_CXT_TOTAL_SIZE(cxt_reg)	(GEN6_CXT_RING_SIZE(cxt_reg) + \
3031 serge 2875
					GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
2876
					GEN6_CXT_PIPELINE_SIZE(cxt_reg))
2877
#define GEN7_CXT_SIZE		0x21a8
6084 serge 2878
#define GEN7_CXT_POWER_SIZE(ctx_reg)	(((ctx_reg) >> 25) & 0x7f)
2879
#define GEN7_CXT_RING_SIZE(ctx_reg)	(((ctx_reg) >> 22) & 0x7)
2880
#define GEN7_CXT_RENDER_SIZE(ctx_reg)	(((ctx_reg) >> 16) & 0x3f)
2881
#define GEN7_CXT_EXTENDED_SIZE(ctx_reg)	(((ctx_reg) >> 9) & 0x7f)
2882
#define GEN7_CXT_GT1_SIZE(ctx_reg)	(((ctx_reg) >> 6) & 0x7)
2883
#define GEN7_CXT_VFSTATE_SIZE(ctx_reg)	(((ctx_reg) >> 0) & 0x3f)
4104 Serge 2884
#define GEN7_CXT_TOTAL_SIZE(ctx_reg)	(GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
3031 serge 2885
					 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
4104 Serge 2886
/* Haswell does have the CXT_SIZE register however it does not appear to be
2887
 * valid. Now, docs explain in dwords what is in the context object. The full
2888
 * size is 70720 bytes, however, the power context and execlist context will
2889
 * never be saved (power context is stored elsewhere, and execlists don't work
6084 serge 2890
 * on HSW) - so the final size, including the extra state required for the
2891
 * Resource Streamer, is 66944 bytes, which rounds to 17 pages.
4104 Serge 2892
 */
2893
#define HSW_CXT_TOTAL_SIZE		(17 * PAGE_SIZE)
4560 Serge 2894
/* Same as Haswell, but 72064 bytes now. */
2895
#define GEN8_CXT_TOTAL_SIZE		(18 * PAGE_SIZE)
3031 serge 2896
 
5060 serge 2897
#define CHV_CLK_CTL1			0x101100
4560 Serge 2898
#define VLV_CLK_CTL2			0x101104
2899
#define   CLK_CTL2_CZCOUNT_30NS_SHIFT	28
2900
 
2325 Serge 2901
/*
2902
 * Overlay regs
2903
 */
2904
 
2905
#define OVADD			0x30000
2906
#define DOVSTA			0x30008
2907
#define OC_BUF			(0x3<<20)
2908
#define OGAMC5			0x30010
2909
#define OGAMC4			0x30014
2910
#define OGAMC3			0x30018
2911
#define OGAMC2			0x3001c
2912
#define OGAMC1			0x30020
2913
#define OGAMC0			0x30024
2914
 
2915
/*
2916
 * Display engine regs
2917
 */
2918
 
4560 Serge 2919
/* Pipe A CRC regs */
5060 serge 2920
#define _PIPE_CRC_CTL_A			0x60050
4560 Serge 2921
#define   PIPE_CRC_ENABLE		(1 << 31)
2922
/* ivb+ source selection */
2923
#define   PIPE_CRC_SOURCE_PRIMARY_IVB	(0 << 29)
2924
#define   PIPE_CRC_SOURCE_SPRITE_IVB	(1 << 29)
2925
#define   PIPE_CRC_SOURCE_PF_IVB	(2 << 29)
2926
/* ilk+ source selection */
2927
#define   PIPE_CRC_SOURCE_PRIMARY_ILK	(0 << 28)
2928
#define   PIPE_CRC_SOURCE_SPRITE_ILK	(1 << 28)
2929
#define   PIPE_CRC_SOURCE_PIPE_ILK	(2 << 28)
2930
/* embedded DP port on the north display block, reserved on ivb */
2931
#define   PIPE_CRC_SOURCE_PORT_A_ILK	(4 << 28)
2932
#define   PIPE_CRC_SOURCE_FDI_ILK	(5 << 28) /* reserved on ivb */
2933
/* vlv source selection */
2934
#define   PIPE_CRC_SOURCE_PIPE_VLV	(0 << 27)
2935
#define   PIPE_CRC_SOURCE_HDMIB_VLV	(1 << 27)
2936
#define   PIPE_CRC_SOURCE_HDMIC_VLV	(2 << 27)
2937
/* with DP port the pipe source is invalid */
2938
#define   PIPE_CRC_SOURCE_DP_D_VLV	(3 << 27)
2939
#define   PIPE_CRC_SOURCE_DP_B_VLV	(6 << 27)
2940
#define   PIPE_CRC_SOURCE_DP_C_VLV	(7 << 27)
2941
/* gen3+ source selection */
2942
#define   PIPE_CRC_SOURCE_PIPE_I9XX	(0 << 28)
2943
#define   PIPE_CRC_SOURCE_SDVOB_I9XX	(1 << 28)
2944
#define   PIPE_CRC_SOURCE_SDVOC_I9XX	(2 << 28)
2945
/* with DP/TV port the pipe source is invalid */
2946
#define   PIPE_CRC_SOURCE_DP_D_G4X	(3 << 28)
2947
#define   PIPE_CRC_SOURCE_TV_PRE	(4 << 28)
2948
#define   PIPE_CRC_SOURCE_TV_POST	(5 << 28)
2949
#define   PIPE_CRC_SOURCE_DP_B_G4X	(6 << 28)
2950
#define   PIPE_CRC_SOURCE_DP_C_G4X	(7 << 28)
2951
/* gen2 doesn't have source selection bits */
2952
#define   PIPE_CRC_INCLUDE_BORDER_I8XX	(1 << 30)
2953
 
2954
#define _PIPE_CRC_RES_1_A_IVB		0x60064
2955
#define _PIPE_CRC_RES_2_A_IVB		0x60068
2956
#define _PIPE_CRC_RES_3_A_IVB		0x6006c
2957
#define _PIPE_CRC_RES_4_A_IVB		0x60070
2958
#define _PIPE_CRC_RES_5_A_IVB		0x60074
2959
 
5060 serge 2960
#define _PIPE_CRC_RES_RED_A		0x60060
2961
#define _PIPE_CRC_RES_GREEN_A		0x60064
2962
#define _PIPE_CRC_RES_BLUE_A		0x60068
2963
#define _PIPE_CRC_RES_RES1_A_I915	0x6006c
2964
#define _PIPE_CRC_RES_RES2_A_G4X	0x60080
4560 Serge 2965
 
2966
/* Pipe B CRC regs */
2967
#define _PIPE_CRC_RES_1_B_IVB		0x61064
2968
#define _PIPE_CRC_RES_2_B_IVB		0x61068
2969
#define _PIPE_CRC_RES_3_B_IVB		0x6106c
2970
#define _PIPE_CRC_RES_4_B_IVB		0x61070
2971
#define _PIPE_CRC_RES_5_B_IVB		0x61074
2972
 
5060 serge 2973
#define PIPE_CRC_CTL(pipe) _TRANSCODER2(pipe, _PIPE_CRC_CTL_A)
4560 Serge 2974
#define PIPE_CRC_RES_1_IVB(pipe)	\
5060 serge 2975
	_TRANSCODER2(pipe, _PIPE_CRC_RES_1_A_IVB)
4560 Serge 2976
#define PIPE_CRC_RES_2_IVB(pipe)	\
5060 serge 2977
	_TRANSCODER2(pipe, _PIPE_CRC_RES_2_A_IVB)
4560 Serge 2978
#define PIPE_CRC_RES_3_IVB(pipe)	\
5060 serge 2979
	_TRANSCODER2(pipe, _PIPE_CRC_RES_3_A_IVB)
4560 Serge 2980
#define PIPE_CRC_RES_4_IVB(pipe)	\
5060 serge 2981
	_TRANSCODER2(pipe, _PIPE_CRC_RES_4_A_IVB)
4560 Serge 2982
#define PIPE_CRC_RES_5_IVB(pipe)	\
5060 serge 2983
	_TRANSCODER2(pipe, _PIPE_CRC_RES_5_A_IVB)
4560 Serge 2984
 
2985
#define PIPE_CRC_RES_RED(pipe) \
5060 serge 2986
	_TRANSCODER2(pipe, _PIPE_CRC_RES_RED_A)
4560 Serge 2987
#define PIPE_CRC_RES_GREEN(pipe) \
5060 serge 2988
	_TRANSCODER2(pipe, _PIPE_CRC_RES_GREEN_A)
4560 Serge 2989
#define PIPE_CRC_RES_BLUE(pipe) \
5060 serge 2990
	_TRANSCODER2(pipe, _PIPE_CRC_RES_BLUE_A)
4560 Serge 2991
#define PIPE_CRC_RES_RES1_I915(pipe) \
5060 serge 2992
	_TRANSCODER2(pipe, _PIPE_CRC_RES_RES1_A_I915)
4560 Serge 2993
#define PIPE_CRC_RES_RES2_G4X(pipe) \
5060 serge 2994
	_TRANSCODER2(pipe, _PIPE_CRC_RES_RES2_A_G4X)
4560 Serge 2995
 
2325 Serge 2996
/* Pipe A timing regs */
5060 serge 2997
#define _HTOTAL_A	0x60000
2998
#define _HBLANK_A	0x60004
2999
#define _HSYNC_A	0x60008
3000
#define _VTOTAL_A	0x6000c
3001
#define _VBLANK_A	0x60010
3002
#define _VSYNC_A	0x60014
3003
#define _PIPEASRC	0x6001c
3004
#define _BCLRPAT_A	0x60020
3005
#define _VSYNCSHIFT_A	0x60028
5354 serge 3006
#define _PIPE_MULT_A	0x6002c
2325 Serge 3007
 
3008
/* Pipe B timing regs */
5060 serge 3009
#define _HTOTAL_B	0x61000
3010
#define _HBLANK_B	0x61004
3011
#define _HSYNC_B	0x61008
3012
#define _VTOTAL_B	0x6100c
3013
#define _VBLANK_B	0x61010
3014
#define _VSYNC_B	0x61014
3015
#define _PIPEBSRC	0x6101c
3016
#define _BCLRPAT_B	0x61020
3017
#define _VSYNCSHIFT_B	0x61028
5354 serge 3018
#define _PIPE_MULT_B	0x6102c
2325 Serge 3019
 
5060 serge 3020
#define TRANSCODER_A_OFFSET 0x60000
3021
#define TRANSCODER_B_OFFSET 0x61000
3022
#define TRANSCODER_C_OFFSET 0x62000
3023
#define CHV_TRANSCODER_C_OFFSET 0x63000
3024
#define TRANSCODER_EDP_OFFSET 0x6f000
2325 Serge 3025
 
5060 serge 3026
#define _TRANSCODER2(pipe, reg) (dev_priv->info.trans_offsets[(pipe)] - \
3027
	dev_priv->info.trans_offsets[TRANSCODER_A] + (reg) + \
3028
	dev_priv->info.display_mmio_offset)
3029
 
3030
#define HTOTAL(trans) _TRANSCODER2(trans, _HTOTAL_A)
3031
#define HBLANK(trans) _TRANSCODER2(trans, _HBLANK_A)
3032
#define HSYNC(trans) _TRANSCODER2(trans, _HSYNC_A)
3033
#define VTOTAL(trans) _TRANSCODER2(trans, _VTOTAL_A)
3034
#define VBLANK(trans) _TRANSCODER2(trans, _VBLANK_A)
3035
#define VSYNC(trans) _TRANSCODER2(trans, _VSYNC_A)
3036
#define BCLRPAT(trans) _TRANSCODER2(trans, _BCLRPAT_A)
3037
#define VSYNCSHIFT(trans) _TRANSCODER2(trans, _VSYNCSHIFT_A)
3038
#define PIPESRC(trans) _TRANSCODER2(trans, _PIPEASRC)
5354 serge 3039
#define PIPE_MULT(trans) _TRANSCODER2(trans, _PIPE_MULT_A)
5060 serge 3040
 
6084 serge 3041
/* VLV eDP PSR registers */
3042
#define _PSRCTLA				(VLV_DISPLAY_BASE + 0x60090)
3043
#define _PSRCTLB				(VLV_DISPLAY_BASE + 0x61090)
3044
#define  VLV_EDP_PSR_ENABLE			(1<<0)
3045
#define  VLV_EDP_PSR_RESET			(1<<1)
3046
#define  VLV_EDP_PSR_MODE_MASK			(7<<2)
3047
#define  VLV_EDP_PSR_MODE_HW_TIMER		(1<<3)
3048
#define  VLV_EDP_PSR_MODE_SW_TIMER		(1<<2)
3049
#define  VLV_EDP_PSR_SINGLE_FRAME_UPDATE	(1<<7)
3050
#define  VLV_EDP_PSR_ACTIVE_ENTRY		(1<<8)
3051
#define  VLV_EDP_PSR_SRC_TRANSMITTER_STATE	(1<<9)
3052
#define  VLV_EDP_PSR_DBL_FRAME			(1<<10)
3053
#define  VLV_EDP_PSR_FRAME_COUNT_MASK		(0xff<<16)
3054
#define  VLV_EDP_PSR_IDLE_FRAME_SHIFT		16
3055
#define VLV_PSRCTL(pipe) _PIPE(pipe, _PSRCTLA, _PSRCTLB)
3056
 
3057
#define _VSCSDPA			(VLV_DISPLAY_BASE + 0x600a0)
3058
#define _VSCSDPB			(VLV_DISPLAY_BASE + 0x610a0)
3059
#define  VLV_EDP_PSR_SDP_FREQ_MASK	(3<<30)
3060
#define  VLV_EDP_PSR_SDP_FREQ_ONCE	(1<<31)
3061
#define  VLV_EDP_PSR_SDP_FREQ_EVFRAME	(1<<30)
3062
#define VLV_VSCSDP(pipe)	_PIPE(pipe, _VSCSDPA, _VSCSDPB)
3063
 
3064
#define _PSRSTATA			(VLV_DISPLAY_BASE + 0x60094)
3065
#define _PSRSTATB			(VLV_DISPLAY_BASE + 0x61094)
3066
#define  VLV_EDP_PSR_LAST_STATE_MASK	(7<<3)
3067
#define  VLV_EDP_PSR_CURR_STATE_MASK	7
3068
#define  VLV_EDP_PSR_DISABLED		(0<<0)
3069
#define  VLV_EDP_PSR_INACTIVE		(1<<0)
3070
#define  VLV_EDP_PSR_IN_TRANS_TO_ACTIVE	(2<<0)
3071
#define  VLV_EDP_PSR_ACTIVE_NORFB_UP	(3<<0)
3072
#define  VLV_EDP_PSR_ACTIVE_SF_UPDATE	(4<<0)
3073
#define  VLV_EDP_PSR_EXIT		(5<<0)
3074
#define  VLV_EDP_PSR_IN_TRANS		(1<<7)
3075
#define VLV_PSRSTAT(pipe) _PIPE(pipe, _PSRSTATA, _PSRSTATB)
3076
 
4560 Serge 3077
/* HSW+ eDP PSR registers */
3078
#define EDP_PSR_BASE(dev)                       (IS_HASWELL(dev) ? 0x64800 : 0x6f800)
3079
#define EDP_PSR_CTL(dev)			(EDP_PSR_BASE(dev) + 0)
4104 Serge 3080
#define   EDP_PSR_ENABLE			(1<<31)
5060 serge 3081
#define   BDW_PSR_SINGLE_FRAME			(1<<30)
4104 Serge 3082
#define   EDP_PSR_LINK_STANDBY			(1<<27)
3083
#define   EDP_PSR_MIN_LINK_ENTRY_TIME_MASK	(3<<25)
3084
#define   EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES	(0<<25)
3085
#define   EDP_PSR_MIN_LINK_ENTRY_TIME_4_LINES	(1<<25)
3086
#define   EDP_PSR_MIN_LINK_ENTRY_TIME_2_LINES	(2<<25)
3087
#define   EDP_PSR_MIN_LINK_ENTRY_TIME_0_LINES	(3<<25)
3088
#define   EDP_PSR_MAX_SLEEP_TIME_SHIFT		20
3089
#define   EDP_PSR_SKIP_AUX_EXIT			(1<<12)
3090
#define   EDP_PSR_TP1_TP2_SEL			(0<<11)
3091
#define   EDP_PSR_TP1_TP3_SEL			(1<<11)
3092
#define   EDP_PSR_TP2_TP3_TIME_500us		(0<<8)
3093
#define   EDP_PSR_TP2_TP3_TIME_100us		(1<<8)
3094
#define   EDP_PSR_TP2_TP3_TIME_2500us		(2<<8)
3095
#define   EDP_PSR_TP2_TP3_TIME_0us		(3<<8)
3096
#define   EDP_PSR_TP1_TIME_500us		(0<<4)
3097
#define   EDP_PSR_TP1_TIME_100us		(1<<4)
3098
#define   EDP_PSR_TP1_TIME_2500us		(2<<4)
3099
#define   EDP_PSR_TP1_TIME_0us			(3<<4)
3100
#define   EDP_PSR_IDLE_FRAME_SHIFT		0
3101
 
4560 Serge 3102
#define EDP_PSR_AUX_CTL(dev)			(EDP_PSR_BASE(dev) + 0x10)
3103
#define EDP_PSR_AUX_DATA1(dev)			(EDP_PSR_BASE(dev) + 0x14)
3104
#define EDP_PSR_AUX_DATA2(dev)			(EDP_PSR_BASE(dev) + 0x18)
3105
#define EDP_PSR_AUX_DATA3(dev)			(EDP_PSR_BASE(dev) + 0x1c)
3106
#define EDP_PSR_AUX_DATA4(dev)			(EDP_PSR_BASE(dev) + 0x20)
3107
#define EDP_PSR_AUX_DATA5(dev)			(EDP_PSR_BASE(dev) + 0x24)
4104 Serge 3108
 
4560 Serge 3109
#define EDP_PSR_STATUS_CTL(dev)			(EDP_PSR_BASE(dev) + 0x40)
4104 Serge 3110
#define   EDP_PSR_STATUS_STATE_MASK		(7<<29)
3111
#define   EDP_PSR_STATUS_STATE_IDLE		(0<<29)
3112
#define   EDP_PSR_STATUS_STATE_SRDONACK		(1<<29)
3113
#define   EDP_PSR_STATUS_STATE_SRDENT		(2<<29)
3114
#define   EDP_PSR_STATUS_STATE_BUFOFF		(3<<29)
3115
#define   EDP_PSR_STATUS_STATE_BUFON		(4<<29)
3116
#define   EDP_PSR_STATUS_STATE_AUXACK		(5<<29)
3117
#define   EDP_PSR_STATUS_STATE_SRDOFFACK	(6<<29)
3118
#define   EDP_PSR_STATUS_LINK_MASK		(3<<26)
3119
#define   EDP_PSR_STATUS_LINK_FULL_OFF		(0<<26)
3120
#define   EDP_PSR_STATUS_LINK_FULL_ON		(1<<26)
3121
#define   EDP_PSR_STATUS_LINK_STANDBY		(2<<26)
3122
#define   EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT	20
3123
#define   EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK	0x1f
3124
#define   EDP_PSR_STATUS_COUNT_SHIFT		16
3125
#define   EDP_PSR_STATUS_COUNT_MASK		0xf
3126
#define   EDP_PSR_STATUS_AUX_ERROR		(1<<15)
3127
#define   EDP_PSR_STATUS_AUX_SENDING		(1<<12)
3128
#define   EDP_PSR_STATUS_SENDING_IDLE		(1<<9)
3129
#define   EDP_PSR_STATUS_SENDING_TP2_TP3	(1<<8)
3130
#define   EDP_PSR_STATUS_SENDING_TP1		(1<<4)
3131
#define   EDP_PSR_STATUS_IDLE_MASK		0xf
3132
 
4560 Serge 3133
#define EDP_PSR_PERF_CNT(dev)		(EDP_PSR_BASE(dev) + 0x44)
4104 Serge 3134
#define   EDP_PSR_PERF_CNT_MASK		0xffffff
3135
 
4560 Serge 3136
#define EDP_PSR_DEBUG_CTL(dev)		(EDP_PSR_BASE(dev) + 0x60)
4104 Serge 3137
#define   EDP_PSR_DEBUG_MASK_LPSP	(1<<27)
3138
#define   EDP_PSR_DEBUG_MASK_MEMUP	(1<<26)
3139
#define   EDP_PSR_DEBUG_MASK_HPD	(1<<25)
3140
 
6084 serge 3141
#define EDP_PSR2_CTL			0x6f900
3142
#define   EDP_PSR2_ENABLE		(1<<31)
3143
#define   EDP_SU_TRACK_ENABLE		(1<<30)
3144
#define   EDP_MAX_SU_DISABLE_TIME(t)	((t)<<20)
3145
#define   EDP_MAX_SU_DISABLE_TIME_MASK	(0x1f<<20)
3146
#define   EDP_PSR2_TP2_TIME_500		(0<<8)
3147
#define   EDP_PSR2_TP2_TIME_100		(1<<8)
3148
#define   EDP_PSR2_TP2_TIME_2500	(2<<8)
3149
#define   EDP_PSR2_TP2_TIME_50		(3<<8)
3150
#define   EDP_PSR2_TP2_TIME_MASK	(3<<8)
3151
#define   EDP_PSR2_FRAME_BEFORE_SU_SHIFT 4
3152
#define   EDP_PSR2_FRAME_BEFORE_SU_MASK	(0xf<<4)
3153
#define   EDP_PSR2_IDLE_MASK		0xf
3154
 
2325 Serge 3155
/* VGA port control */
3156
#define ADPA			0x61100
3031 serge 3157
#define PCH_ADPA                0xe1100
3158
#define VLV_ADPA		(VLV_DISPLAY_BASE + ADPA)
3159
 
2325 Serge 3160
#define   ADPA_DAC_ENABLE	(1<<31)
3161
#define   ADPA_DAC_DISABLE	0
3162
#define   ADPA_PIPE_SELECT_MASK	(1<<30)
3163
#define   ADPA_PIPE_A_SELECT	0
3164
#define   ADPA_PIPE_B_SELECT	(1<<30)
3165
#define   ADPA_PIPE_SELECT(pipe) ((pipe) << 30)
3031 serge 3166
/* CPT uses bits 29:30 for pch transcoder select */
3167
#define   ADPA_CRT_HOTPLUG_MASK  0x03ff0000 /* bit 25-16 */
3168
#define   ADPA_CRT_HOTPLUG_MONITOR_NONE  (0<<24)
3169
#define   ADPA_CRT_HOTPLUG_MONITOR_MASK  (3<<24)
3170
#define   ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
3171
#define   ADPA_CRT_HOTPLUG_MONITOR_MONO  (2<<24)
3172
#define   ADPA_CRT_HOTPLUG_ENABLE        (1<<23)
3173
#define   ADPA_CRT_HOTPLUG_PERIOD_64     (0<<22)
3174
#define   ADPA_CRT_HOTPLUG_PERIOD_128    (1<<22)
3175
#define   ADPA_CRT_HOTPLUG_WARMUP_5MS    (0<<21)
3176
#define   ADPA_CRT_HOTPLUG_WARMUP_10MS   (1<<21)
3177
#define   ADPA_CRT_HOTPLUG_SAMPLE_2S     (0<<20)
3178
#define   ADPA_CRT_HOTPLUG_SAMPLE_4S     (1<<20)
3179
#define   ADPA_CRT_HOTPLUG_VOLTAGE_40    (0<<18)
3180
#define   ADPA_CRT_HOTPLUG_VOLTAGE_50    (1<<18)
3181
#define   ADPA_CRT_HOTPLUG_VOLTAGE_60    (2<<18)
3182
#define   ADPA_CRT_HOTPLUG_VOLTAGE_70    (3<<18)
3183
#define   ADPA_CRT_HOTPLUG_VOLREF_325MV  (0<<17)
3184
#define   ADPA_CRT_HOTPLUG_VOLREF_475MV  (1<<17)
3185
#define   ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
2325 Serge 3186
#define   ADPA_USE_VGA_HVPOLARITY (1<<15)
3187
#define   ADPA_SETS_HVPOLARITY	0
3480 Serge 3188
#define   ADPA_VSYNC_CNTL_DISABLE (1<<10)
2325 Serge 3189
#define   ADPA_VSYNC_CNTL_ENABLE 0
3480 Serge 3190
#define   ADPA_HSYNC_CNTL_DISABLE (1<<11)
2325 Serge 3191
#define   ADPA_HSYNC_CNTL_ENABLE 0
3192
#define   ADPA_VSYNC_ACTIVE_HIGH (1<<4)
3193
#define   ADPA_VSYNC_ACTIVE_LOW	0
3194
#define   ADPA_HSYNC_ACTIVE_HIGH (1<<3)
3195
#define   ADPA_HSYNC_ACTIVE_LOW	0
3196
#define   ADPA_DPMS_MASK	(~(3<<10))
3197
#define   ADPA_DPMS_ON		(0<<10)
3198
#define   ADPA_DPMS_SUSPEND	(1<<10)
3199
#define   ADPA_DPMS_STANDBY	(2<<10)
3200
#define   ADPA_DPMS_OFF		(3<<10)
3201
 
3202
 
3203
/* Hotplug control (945+ only) */
5060 serge 3204
#define PORT_HOTPLUG_EN		(dev_priv->info.display_mmio_offset + 0x61110)
3480 Serge 3205
#define   PORTB_HOTPLUG_INT_EN			(1 << 29)
3206
#define   PORTC_HOTPLUG_INT_EN			(1 << 28)
3207
#define   PORTD_HOTPLUG_INT_EN			(1 << 27)
2325 Serge 3208
#define   SDVOB_HOTPLUG_INT_EN			(1 << 26)
3209
#define   SDVOC_HOTPLUG_INT_EN			(1 << 25)
3210
#define   TV_HOTPLUG_INT_EN			(1 << 18)
3211
#define   CRT_HOTPLUG_INT_EN			(1 << 9)
3746 Serge 3212
#define HOTPLUG_INT_EN_MASK			(PORTB_HOTPLUG_INT_EN | \
3213
						 PORTC_HOTPLUG_INT_EN | \
3214
						 PORTD_HOTPLUG_INT_EN | \
3215
						 SDVOC_HOTPLUG_INT_EN | \
3216
						 SDVOB_HOTPLUG_INT_EN | \
3217
						 CRT_HOTPLUG_INT_EN)
2325 Serge 3218
#define   CRT_HOTPLUG_FORCE_DETECT		(1 << 3)
3219
#define CRT_HOTPLUG_ACTIVATION_PERIOD_32	(0 << 8)
3220
/* must use period 64 on GM45 according to docs */
3221
#define CRT_HOTPLUG_ACTIVATION_PERIOD_64	(1 << 8)
3222
#define CRT_HOTPLUG_DAC_ON_TIME_2M		(0 << 7)
3223
#define CRT_HOTPLUG_DAC_ON_TIME_4M		(1 << 7)
3224
#define CRT_HOTPLUG_VOLTAGE_COMPARE_40		(0 << 5)
3225
#define CRT_HOTPLUG_VOLTAGE_COMPARE_50		(1 << 5)
3226
#define CRT_HOTPLUG_VOLTAGE_COMPARE_60		(2 << 5)
3227
#define CRT_HOTPLUG_VOLTAGE_COMPARE_70		(3 << 5)
3228
#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK	(3 << 5)
3229
#define CRT_HOTPLUG_DETECT_DELAY_1G		(0 << 4)
3230
#define CRT_HOTPLUG_DETECT_DELAY_2G		(1 << 4)
3231
#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV	(0 << 2)
3232
#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV	(1 << 2)
3233
 
5060 serge 3234
#define PORT_HOTPLUG_STAT	(dev_priv->info.display_mmio_offset + 0x61114)
4104 Serge 3235
/*
3236
 * HDMI/DP bits are gen4+
3237
 *
3238
 * WARNING: Bspec for hpd status bits on gen4 seems to be completely confused.
3239
 * Please check the detailed lore in the commit message for for experimental
3240
 * evidence.
3241
 */
4560 Serge 3242
#define   PORTD_HOTPLUG_LIVE_STATUS_G4X		(1 << 29)
3243
#define   PORTC_HOTPLUG_LIVE_STATUS_G4X		(1 << 28)
3244
#define   PORTB_HOTPLUG_LIVE_STATUS_G4X		(1 << 27)
3245
/* VLV DP/HDMI bits again match Bspec */
3246
#define   PORTD_HOTPLUG_LIVE_STATUS_VLV		(1 << 27)
3247
#define   PORTC_HOTPLUG_LIVE_STATUS_VLV		(1 << 28)
3248
#define   PORTB_HOTPLUG_LIVE_STATUS_VLV		(1 << 29)
3480 Serge 3249
#define   PORTD_HOTPLUG_INT_STATUS		(3 << 21)
5060 serge 3250
#define   PORTD_HOTPLUG_INT_LONG_PULSE		(2 << 21)
3251
#define   PORTD_HOTPLUG_INT_SHORT_PULSE		(1 << 21)
3480 Serge 3252
#define   PORTC_HOTPLUG_INT_STATUS		(3 << 19)
5060 serge 3253
#define   PORTC_HOTPLUG_INT_LONG_PULSE		(2 << 19)
3254
#define   PORTC_HOTPLUG_INT_SHORT_PULSE		(1 << 19)
3480 Serge 3255
#define   PORTB_HOTPLUG_INT_STATUS		(3 << 17)
5060 serge 3256
#define   PORTB_HOTPLUG_INT_LONG_PULSE		(2 << 17)
3257
#define   PORTB_HOTPLUG_INT_SHORT_PLUSE		(1 << 17)
3031 serge 3258
/* CRT/TV common between gen3+ */
2325 Serge 3259
#define   CRT_HOTPLUG_INT_STATUS		(1 << 11)
3260
#define   TV_HOTPLUG_INT_STATUS			(1 << 10)
3261
#define   CRT_HOTPLUG_MONITOR_MASK		(3 << 8)
3262
#define   CRT_HOTPLUG_MONITOR_COLOR		(3 << 8)
3263
#define   CRT_HOTPLUG_MONITOR_MONO		(2 << 8)
3264
#define   CRT_HOTPLUG_MONITOR_NONE		(0 << 8)
4560 Serge 3265
#define   DP_AUX_CHANNEL_D_INT_STATUS_G4X	(1 << 6)
3266
#define   DP_AUX_CHANNEL_C_INT_STATUS_G4X	(1 << 5)
3267
#define   DP_AUX_CHANNEL_B_INT_STATUS_G4X	(1 << 4)
3268
#define   DP_AUX_CHANNEL_MASK_INT_STATUS_G4X	(7 << 4)
3269
 
3031 serge 3270
/* SDVO is different across gen3/4 */
3271
#define   SDVOC_HOTPLUG_INT_STATUS_G4X		(1 << 3)
3272
#define   SDVOB_HOTPLUG_INT_STATUS_G4X		(1 << 2)
4104 Serge 3273
/*
3274
 * Bspec seems to be seriously misleaded about the SDVO hpd bits on i965g/gm,
3275
 * since reality corrobates that they're the same as on gen3. But keep these
3276
 * bits here (and the comment!) to help any other lost wanderers back onto the
3277
 * right tracks.
3278
 */
3031 serge 3279
#define   SDVOC_HOTPLUG_INT_STATUS_I965		(3 << 4)
3280
#define   SDVOB_HOTPLUG_INT_STATUS_I965		(3 << 2)
3281
#define   SDVOC_HOTPLUG_INT_STATUS_I915		(1 << 7)
3282
#define   SDVOB_HOTPLUG_INT_STATUS_I915		(1 << 6)
3746 Serge 3283
#define   HOTPLUG_INT_STATUS_G4X		(CRT_HOTPLUG_INT_STATUS | \
3284
						 SDVOB_HOTPLUG_INT_STATUS_G4X | \
3285
						 SDVOC_HOTPLUG_INT_STATUS_G4X | \
3286
						 PORTB_HOTPLUG_INT_STATUS | \
3287
						 PORTC_HOTPLUG_INT_STATUS | \
3288
						 PORTD_HOTPLUG_INT_STATUS)
2325 Serge 3289
 
3746 Serge 3290
#define HOTPLUG_INT_STATUS_I915			(CRT_HOTPLUG_INT_STATUS | \
3291
						 SDVOB_HOTPLUG_INT_STATUS_I915 | \
3292
						 SDVOC_HOTPLUG_INT_STATUS_I915 | \
3293
						 PORTB_HOTPLUG_INT_STATUS | \
3294
						 PORTC_HOTPLUG_INT_STATUS | \
3295
						 PORTD_HOTPLUG_INT_STATUS)
3296
 
3297
/* SDVO and HDMI port control.
3298
 * The same register may be used for SDVO or HDMI */
3299
#define GEN3_SDVOB	0x61140
3300
#define GEN3_SDVOC	0x61160
3301
#define GEN4_HDMIB	GEN3_SDVOB
3302
#define GEN4_HDMIC	GEN3_SDVOC
6084 serge 3303
#define VLV_HDMIB	(VLV_DISPLAY_BASE + GEN4_HDMIB)
3304
#define VLV_HDMIC	(VLV_DISPLAY_BASE + GEN4_HDMIC)
3305
#define CHV_HDMID	(VLV_DISPLAY_BASE + 0x6116C)
3746 Serge 3306
#define PCH_SDVOB	0xe1140
3307
#define PCH_HDMIB	PCH_SDVOB
3308
#define PCH_HDMIC	0xe1150
3309
#define PCH_HDMID	0xe1160
3310
 
4560 Serge 3311
#define PORT_DFT_I9XX				0x61150
3312
#define   DC_BALANCE_RESET			(1 << 25)
5060 serge 3313
#define PORT_DFT2_G4X		(dev_priv->info.display_mmio_offset + 0x61154)
4560 Serge 3314
#define   DC_BALANCE_RESET_VLV			(1 << 31)
6084 serge 3315
#define   PIPE_SCRAMBLE_RESET_MASK		((1 << 14) | (0x3 << 0))
3316
#define   PIPE_C_SCRAMBLE_RESET			(1 << 14) /* chv */
4560 Serge 3317
#define   PIPE_B_SCRAMBLE_RESET			(1 << 1)
3318
#define   PIPE_A_SCRAMBLE_RESET			(1 << 0)
3319
 
3746 Serge 3320
/* Gen 3 SDVO bits: */
6084 serge 3321
#define   SDVO_ENABLE				(1 << 31)
3746 Serge 3322
#define   SDVO_PIPE_SEL(pipe)			((pipe) << 30)
3323
#define   SDVO_PIPE_SEL_MASK			(1 << 30)
6084 serge 3324
#define   SDVO_PIPE_B_SELECT			(1 << 30)
3325
#define   SDVO_STALL_SELECT			(1 << 29)
3326
#define   SDVO_INTERRUPT_ENABLE			(1 << 26)
5060 serge 3327
/*
2325 Serge 3328
 * 915G/GM SDVO pixel multiplier.
3329
 * Programmed value is multiplier - 1, up to 5x.
3330
 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
3331
 */
6084 serge 3332
#define   SDVO_PORT_MULTIPLY_MASK		(7 << 23)
2325 Serge 3333
#define   SDVO_PORT_MULTIPLY_SHIFT		23
6084 serge 3334
#define   SDVO_PHASE_SELECT_MASK		(15 << 19)
3335
#define   SDVO_PHASE_SELECT_DEFAULT		(6 << 19)
3336
#define   SDVO_CLOCK_OUTPUT_INVERT		(1 << 18)
3746 Serge 3337
#define   SDVOC_GANG_MODE			(1 << 16) /* Port C only */
3338
#define   SDVO_BORDER_ENABLE			(1 << 7) /* SDVO only */
3339
#define   SDVOB_PCIE_CONCURRENCY		(1 << 3) /* Port B only */
3340
#define   SDVO_DETECTED				(1 << 2)
3341
/* Bits to be preserved when writing */
3342
#define   SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \
3343
			       SDVO_INTERRUPT_ENABLE)
3344
#define   SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE)
3345
 
3346
/* Gen 4 SDVO/HDMI bits: */
3347
#define   SDVO_COLOR_FORMAT_8bpc		(0 << 26)
4560 Serge 3348
#define   SDVO_COLOR_FORMAT_MASK		(7 << 26)
3746 Serge 3349
#define   SDVO_ENCODING_SDVO			(0 << 10)
3350
#define   SDVO_ENCODING_HDMI			(2 << 10)
3351
#define   HDMI_MODE_SELECT_HDMI			(1 << 9) /* HDMI only */
3352
#define   HDMI_MODE_SELECT_DVI			(0 << 9) /* HDMI only */
3353
#define   HDMI_COLOR_RANGE_16_235		(1 << 8) /* HDMI only */
6084 serge 3354
#define   SDVO_AUDIO_ENABLE			(1 << 6)
3746 Serge 3355
/* VSYNC/HSYNC bits new with 965, default is to be set */
6084 serge 3356
#define   SDVO_VSYNC_ACTIVE_HIGH		(1 << 4)
3357
#define   SDVO_HSYNC_ACTIVE_HIGH		(1 << 3)
2325 Serge 3358
 
3746 Serge 3359
/* Gen 5 (IBX) SDVO/HDMI bits: */
3360
#define   HDMI_COLOR_FORMAT_12bpc		(3 << 26) /* HDMI only */
3361
#define   SDVOB_HOTPLUG_ENABLE			(1 << 23) /* SDVO only */
3362
 
3363
/* Gen 6 (CPT) SDVO/HDMI bits: */
3364
#define   SDVO_PIPE_SEL_CPT(pipe)		((pipe) << 29)
3365
#define   SDVO_PIPE_SEL_MASK_CPT		(3 << 29)
3366
 
5060 serge 3367
/* CHV SDVO/HDMI bits: */
3368
#define   SDVO_PIPE_SEL_CHV(pipe)		((pipe) << 24)
3369
#define   SDVO_PIPE_SEL_MASK_CHV		(3 << 24)
3746 Serge 3370
 
5060 serge 3371
 
2325 Serge 3372
/* DVO port control */
3373
#define DVOA			0x61120
3374
#define DVOB			0x61140
3375
#define DVOC			0x61160
3376
#define   DVO_ENABLE			(1 << 31)
3377
#define   DVO_PIPE_B_SELECT		(1 << 30)
3378
#define   DVO_PIPE_STALL_UNUSED		(0 << 28)
3379
#define   DVO_PIPE_STALL		(1 << 28)
3380
#define   DVO_PIPE_STALL_TV		(2 << 28)
3381
#define   DVO_PIPE_STALL_MASK		(3 << 28)
3382
#define   DVO_USE_VGA_SYNC		(1 << 15)
3383
#define   DVO_DATA_ORDER_I740		(0 << 14)
3384
#define   DVO_DATA_ORDER_FP		(1 << 14)
3385
#define   DVO_VSYNC_DISABLE		(1 << 11)
3386
#define   DVO_HSYNC_DISABLE		(1 << 10)
3387
#define   DVO_VSYNC_TRISTATE		(1 << 9)
3388
#define   DVO_HSYNC_TRISTATE		(1 << 8)
3389
#define   DVO_BORDER_ENABLE		(1 << 7)
3390
#define   DVO_DATA_ORDER_GBRG		(1 << 6)
3391
#define   DVO_DATA_ORDER_RGGB		(0 << 6)
3392
#define   DVO_DATA_ORDER_GBRG_ERRATA	(0 << 6)
3393
#define   DVO_DATA_ORDER_RGGB_ERRATA	(1 << 6)
3394
#define   DVO_VSYNC_ACTIVE_HIGH		(1 << 4)
3395
#define   DVO_HSYNC_ACTIVE_HIGH		(1 << 3)
3396
#define   DVO_BLANK_ACTIVE_HIGH		(1 << 2)
3397
#define   DVO_OUTPUT_CSTATE_PIXELS	(1 << 1)	/* SDG only */
3398
#define   DVO_OUTPUT_SOURCE_SIZE_PIXELS	(1 << 0)	/* SDG only */
3399
#define   DVO_PRESERVE_MASK		(0x7<<24)
3400
#define DVOA_SRCDIM		0x61124
3401
#define DVOB_SRCDIM		0x61144
3402
#define DVOC_SRCDIM		0x61164
3403
#define   DVO_SRCDIM_HORIZONTAL_SHIFT	12
3404
#define   DVO_SRCDIM_VERTICAL_SHIFT	0
3405
 
3406
/* LVDS port control */
3407
#define LVDS			0x61180
3408
/*
3409
 * Enables the LVDS port.  This bit must be set before DPLLs are enabled, as
3410
 * the DPLL semantics change when the LVDS is assigned to that pipe.
3411
 */
3412
#define   LVDS_PORT_EN			(1 << 31)
3413
/* Selects pipe B for LVDS data.  Must be set on pre-965. */
3414
#define   LVDS_PIPEB_SELECT		(1 << 30)
3415
#define   LVDS_PIPE_MASK		(1 << 30)
3416
#define   LVDS_PIPE(pipe)		((pipe) << 30)
3417
/* LVDS dithering flag on 965/g4x platform */
3418
#define   LVDS_ENABLE_DITHER		(1 << 25)
3419
/* LVDS sync polarity flags. Set to invert (i.e. negative) */
3420
#define   LVDS_VSYNC_POLARITY		(1 << 21)
3421
#define   LVDS_HSYNC_POLARITY		(1 << 20)
3422
 
3423
/* Enable border for unscaled (or aspect-scaled) display */
3424
#define   LVDS_BORDER_ENABLE		(1 << 15)
3425
/*
3426
 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
3427
 * pixel.
3428
 */
3429
#define   LVDS_A0A2_CLKA_POWER_MASK	(3 << 8)
3430
#define   LVDS_A0A2_CLKA_POWER_DOWN	(0 << 8)
3431
#define   LVDS_A0A2_CLKA_POWER_UP	(3 << 8)
3432
/*
3433
 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
3434
 * mode.  Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
3435
 * on.
3436
 */
3437
#define   LVDS_A3_POWER_MASK		(3 << 6)
3438
#define   LVDS_A3_POWER_DOWN		(0 << 6)
3439
#define   LVDS_A3_POWER_UP		(3 << 6)
3440
/*
3441
 * Controls the CLKB pair.  This should only be set when LVDS_B0B3_POWER_UP
3442
 * is set.
3443
 */
3444
#define   LVDS_CLKB_POWER_MASK		(3 << 4)
3445
#define   LVDS_CLKB_POWER_DOWN		(0 << 4)
3446
#define   LVDS_CLKB_POWER_UP		(3 << 4)
3447
/*
3448
 * Controls the B0-B3 data pairs.  This must be set to match the DPLL p2
3449
 * setting for whether we are in dual-channel mode.  The B3 pair will
3450
 * additionally only be powered up when LVDS_A3_POWER_UP is set.
3451
 */
3452
#define   LVDS_B0B3_POWER_MASK		(3 << 2)
3453
#define   LVDS_B0B3_POWER_DOWN		(0 << 2)
3454
#define   LVDS_B0B3_POWER_UP		(3 << 2)
3455
 
3456
/* Video Data Island Packet control */
3457
#define VIDEO_DIP_DATA		0x61178
6084 serge 3458
/* Read the description of VIDEO_DIP_DATA (before Haswell) or VIDEO_DIP_ECC
3031 serge 3459
 * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte
3460
 * of the infoframe structure specified by CEA-861. */
3461
#define   VIDEO_DIP_DATA_SIZE	32
4104 Serge 3462
#define   VIDEO_DIP_VSC_DATA_SIZE	36
2325 Serge 3463
#define VIDEO_DIP_CTL		0x61170
3031 serge 3464
/* Pre HSW: */
2325 Serge 3465
#define   VIDEO_DIP_ENABLE		(1 << 31)
5060 serge 3466
#define   VIDEO_DIP_PORT(port)		((port) << 29)
3031 serge 3467
#define   VIDEO_DIP_PORT_MASK		(3 << 29)
3468
#define   VIDEO_DIP_ENABLE_GCP		(1 << 25)
2325 Serge 3469
#define   VIDEO_DIP_ENABLE_AVI		(1 << 21)
3470
#define   VIDEO_DIP_ENABLE_VENDOR	(2 << 21)
3031 serge 3471
#define   VIDEO_DIP_ENABLE_GAMUT	(4 << 21)
2325 Serge 3472
#define   VIDEO_DIP_ENABLE_SPD		(8 << 21)
3473
#define   VIDEO_DIP_SELECT_AVI		(0 << 19)
3474
#define   VIDEO_DIP_SELECT_VENDOR	(1 << 19)
3475
#define   VIDEO_DIP_SELECT_SPD		(3 << 19)
3476
#define   VIDEO_DIP_SELECT_MASK		(3 << 19)
3477
#define   VIDEO_DIP_FREQ_ONCE		(0 << 16)
3478
#define   VIDEO_DIP_FREQ_VSYNC		(1 << 16)
3479
#define   VIDEO_DIP_FREQ_2VSYNC		(2 << 16)
3031 serge 3480
#define   VIDEO_DIP_FREQ_MASK		(3 << 16)
3481
/* HSW and later: */
3482
#define   VIDEO_DIP_ENABLE_VSC_HSW	(1 << 20)
3483
#define   VIDEO_DIP_ENABLE_GCP_HSW	(1 << 16)
3484
#define   VIDEO_DIP_ENABLE_AVI_HSW	(1 << 12)
3485
#define   VIDEO_DIP_ENABLE_VS_HSW	(1 << 8)
3486
#define   VIDEO_DIP_ENABLE_GMP_HSW	(1 << 4)
3487
#define   VIDEO_DIP_ENABLE_SPD_HSW	(1 << 0)
2325 Serge 3488
 
3489
/* Panel power sequencing */
3490
#define PP_STATUS	0x61200
3491
#define   PP_ON		(1 << 31)
3492
/*
3493
 * Indicates that all dependencies of the panel are on:
3494
 *
3495
 * - PLL enabled
3496
 * - pipe enabled
3497
 * - LVDS/DVOB/DVOC on
3498
 */
3499
#define   PP_READY		(1 << 30)
3500
#define   PP_SEQUENCE_NONE	(0 << 28)
2342 Serge 3501
#define   PP_SEQUENCE_POWER_UP	(1 << 28)
3502
#define   PP_SEQUENCE_POWER_DOWN (2 << 28)
3503
#define   PP_SEQUENCE_MASK	(3 << 28)
3504
#define   PP_SEQUENCE_SHIFT	28
2325 Serge 3505
#define   PP_CYCLE_DELAY_ACTIVE	(1 << 27)
3506
#define   PP_SEQUENCE_STATE_MASK 0x0000000f
2342 Serge 3507
#define   PP_SEQUENCE_STATE_OFF_IDLE	(0x0 << 0)
3508
#define   PP_SEQUENCE_STATE_OFF_S0_1	(0x1 << 0)
3509
#define   PP_SEQUENCE_STATE_OFF_S0_2	(0x2 << 0)
3510
#define   PP_SEQUENCE_STATE_OFF_S0_3	(0x3 << 0)
3511
#define   PP_SEQUENCE_STATE_ON_IDLE	(0x8 << 0)
3512
#define   PP_SEQUENCE_STATE_ON_S1_0	(0x9 << 0)
3513
#define   PP_SEQUENCE_STATE_ON_S1_2	(0xa << 0)
3514
#define   PP_SEQUENCE_STATE_ON_S1_3	(0xb << 0)
3515
#define   PP_SEQUENCE_STATE_RESET	(0xf << 0)
2325 Serge 3516
#define PP_CONTROL	0x61204
3517
#define   POWER_TARGET_ON	(1 << 0)
3518
#define PP_ON_DELAYS	0x61208
3519
#define PP_OFF_DELAYS	0x6120c
3520
#define PP_DIVISOR	0x61210
3521
 
3522
/* Panel fitting */
5060 serge 3523
#define PFIT_CONTROL	(dev_priv->info.display_mmio_offset + 0x61230)
2325 Serge 3524
#define   PFIT_ENABLE		(1 << 31)
3525
#define   PFIT_PIPE_MASK	(3 << 29)
3526
#define   PFIT_PIPE_SHIFT	29
3527
#define   VERT_INTERP_DISABLE	(0 << 10)
3528
#define   VERT_INTERP_BILINEAR	(1 << 10)
3529
#define   VERT_INTERP_MASK	(3 << 10)
3530
#define   VERT_AUTO_SCALE	(1 << 9)
3531
#define   HORIZ_INTERP_DISABLE	(0 << 6)
3532
#define   HORIZ_INTERP_BILINEAR	(1 << 6)
3533
#define   HORIZ_INTERP_MASK	(3 << 6)
3534
#define   HORIZ_AUTO_SCALE	(1 << 5)
3535
#define   PANEL_8TO6_DITHER_ENABLE (1 << 3)
3536
#define   PFIT_FILTER_FUZZY	(0 << 24)
3537
#define   PFIT_SCALING_AUTO	(0 << 26)
3538
#define   PFIT_SCALING_PROGRAMMED (1 << 26)
3539
#define   PFIT_SCALING_PILLAR	(2 << 26)
3540
#define   PFIT_SCALING_LETTER	(3 << 26)
5060 serge 3541
#define PFIT_PGM_RATIOS	(dev_priv->info.display_mmio_offset + 0x61234)
2325 Serge 3542
/* Pre-965 */
3543
#define		PFIT_VERT_SCALE_SHIFT		20
3544
#define		PFIT_VERT_SCALE_MASK		0xfff00000
3545
#define		PFIT_HORIZ_SCALE_SHIFT		4
3546
#define		PFIT_HORIZ_SCALE_MASK		0x0000fff0
3547
/* 965+ */
3548
#define		PFIT_VERT_SCALE_SHIFT_965	16
3549
#define		PFIT_VERT_SCALE_MASK_965	0x1fff0000
3550
#define		PFIT_HORIZ_SCALE_SHIFT_965	0
3551
#define		PFIT_HORIZ_SCALE_MASK_965	0x00001fff
3552
 
5060 serge 3553
#define PFIT_AUTO_RATIOS (dev_priv->info.display_mmio_offset + 0x61238)
2325 Serge 3554
 
5060 serge 3555
#define _VLV_BLC_PWM_CTL2_A (dev_priv->info.display_mmio_offset + 0x61250)
3556
#define _VLV_BLC_PWM_CTL2_B (dev_priv->info.display_mmio_offset + 0x61350)
4560 Serge 3557
#define VLV_BLC_PWM_CTL2(pipe) _PIPE(pipe, _VLV_BLC_PWM_CTL2_A, \
3558
				     _VLV_BLC_PWM_CTL2_B)
3559
 
5060 serge 3560
#define _VLV_BLC_PWM_CTL_A (dev_priv->info.display_mmio_offset + 0x61254)
3561
#define _VLV_BLC_PWM_CTL_B (dev_priv->info.display_mmio_offset + 0x61354)
4560 Serge 3562
#define VLV_BLC_PWM_CTL(pipe) _PIPE(pipe, _VLV_BLC_PWM_CTL_A, \
3563
				    _VLV_BLC_PWM_CTL_B)
3564
 
5060 serge 3565
#define _VLV_BLC_HIST_CTL_A (dev_priv->info.display_mmio_offset + 0x61260)
3566
#define _VLV_BLC_HIST_CTL_B (dev_priv->info.display_mmio_offset + 0x61360)
4560 Serge 3567
#define VLV_BLC_HIST_CTL(pipe) _PIPE(pipe, _VLV_BLC_HIST_CTL_A, \
3568
				     _VLV_BLC_HIST_CTL_B)
3569
 
2325 Serge 3570
/* Backlight control */
5060 serge 3571
#define BLC_PWM_CTL2	(dev_priv->info.display_mmio_offset + 0x61250) /* 965+ only */
3031 serge 3572
#define   BLM_PWM_ENABLE		(1 << 31)
3573
#define   BLM_COMBINATION_MODE		(1 << 30) /* gen4 only */
3574
#define   BLM_PIPE_SELECT		(1 << 29)
3575
#define   BLM_PIPE_SELECT_IVB		(3 << 29)
3576
#define   BLM_PIPE_A			(0 << 29)
3577
#define   BLM_PIPE_B			(1 << 29)
3578
#define   BLM_PIPE_C			(2 << 29) /* ivb + */
4104 Serge 3579
#define   BLM_TRANSCODER_A		BLM_PIPE_A /* hsw */
3580
#define   BLM_TRANSCODER_B		BLM_PIPE_B
3581
#define   BLM_TRANSCODER_C		BLM_PIPE_C
3582
#define   BLM_TRANSCODER_EDP		(3 << 29)
3031 serge 3583
#define   BLM_PIPE(pipe)		((pipe) << 29)
3584
#define   BLM_POLARITY_I965		(1 << 28) /* gen4 only */
3585
#define   BLM_PHASE_IN_INTERUPT_STATUS	(1 << 26)
3586
#define   BLM_PHASE_IN_ENABLE		(1 << 25)
3587
#define   BLM_PHASE_IN_INTERUPT_ENABL	(1 << 24)
3588
#define   BLM_PHASE_IN_TIME_BASE_SHIFT	(16)
3589
#define   BLM_PHASE_IN_TIME_BASE_MASK	(0xff << 16)
3590
#define   BLM_PHASE_IN_COUNT_SHIFT	(8)
3591
#define   BLM_PHASE_IN_COUNT_MASK	(0xff << 8)
3592
#define   BLM_PHASE_IN_INCR_SHIFT	(0)
3593
#define   BLM_PHASE_IN_INCR_MASK	(0xff << 0)
5060 serge 3594
#define BLC_PWM_CTL	(dev_priv->info.display_mmio_offset + 0x61254)
2325 Serge 3595
/*
3596
 * This is the most significant 15 bits of the number of backlight cycles in a
3597
 * complete cycle of the modulated backlight control.
3598
 *
3599
 * The actual value is this field multiplied by two.
3600
 */
3031 serge 3601
#define   BACKLIGHT_MODULATION_FREQ_SHIFT	(17)
6084 serge 3602
#define   BACKLIGHT_MODULATION_FREQ_MASK	(0x7fff << 17)
3031 serge 3603
#define   BLM_LEGACY_MODE			(1 << 16) /* gen2 only */
2325 Serge 3604
/*
3605
 * This is the number of cycles out of the backlight modulation cycle for which
3606
 * the backlight is on.
3607
 *
3608
 * This field must be no greater than the number of cycles in the complete
3609
 * backlight modulation cycle.
3610
 */
3611
#define   BACKLIGHT_DUTY_CYCLE_SHIFT		(0)
3612
#define   BACKLIGHT_DUTY_CYCLE_MASK		(0xffff)
3031 serge 3613
#define   BACKLIGHT_DUTY_CYCLE_MASK_PNV		(0xfffe)
3614
#define   BLM_POLARITY_PNV			(1 << 0) /* pnv only */
2325 Serge 3615
 
5060 serge 3616
#define BLC_HIST_CTL	(dev_priv->info.display_mmio_offset + 0x61260)
6084 serge 3617
#define  BLM_HISTOGRAM_ENABLE			(1 << 31)
2325 Serge 3618
 
3031 serge 3619
/* New registers for PCH-split platforms. Safe where new bits show up, the
3620
 * register layout machtes with gen4 BLC_PWM_CTL[12]. */
3621
#define BLC_PWM_CPU_CTL2	0x48250
3622
#define BLC_PWM_CPU_CTL		0x48254
3623
 
4104 Serge 3624
#define HSW_BLC_PWM2_CTL	0x48350
3625
 
3031 serge 3626
/* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
3627
 * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
3628
#define BLC_PWM_PCH_CTL1	0xc8250
3629
#define   BLM_PCH_PWM_ENABLE			(1 << 31)
3630
#define   BLM_PCH_OVERRIDE_ENABLE		(1 << 30)
3631
#define   BLM_PCH_POLARITY			(1 << 29)
3632
#define BLC_PWM_PCH_CTL2	0xc8254
3633
 
4104 Serge 3634
#define UTIL_PIN_CTL		0x48400
3635
#define   UTIL_PIN_ENABLE	(1 << 31)
3636
 
6084 serge 3637
#define   UTIL_PIN_PIPE(x)     ((x) << 29)
3638
#define   UTIL_PIN_PIPE_MASK   (3 << 29)
3639
#define   UTIL_PIN_MODE_PWM    (1 << 24)
3640
#define   UTIL_PIN_MODE_MASK   (0xf << 24)
3641
#define   UTIL_PIN_POLARITY    (1 << 22)
3642
 
3643
/* BXT backlight register definition. */
3644
#define _BXT_BLC_PWM_CTL1			0xC8250
3645
#define   BXT_BLC_PWM_ENABLE			(1 << 31)
3646
#define   BXT_BLC_PWM_POLARITY			(1 << 29)
3647
#define _BXT_BLC_PWM_FREQ1			0xC8254
3648
#define _BXT_BLC_PWM_DUTY1			0xC8258
3649
 
3650
#define _BXT_BLC_PWM_CTL2			0xC8350
3651
#define _BXT_BLC_PWM_FREQ2			0xC8354
3652
#define _BXT_BLC_PWM_DUTY2			0xC8358
3653
 
3654
#define BXT_BLC_PWM_CTL(controller)    _PIPE(controller, \
3655
					_BXT_BLC_PWM_CTL1, _BXT_BLC_PWM_CTL2)
3656
#define BXT_BLC_PWM_FREQ(controller)   _PIPE(controller, \
3657
					_BXT_BLC_PWM_FREQ1, _BXT_BLC_PWM_FREQ2)
3658
#define BXT_BLC_PWM_DUTY(controller)   _PIPE(controller, \
3659
					_BXT_BLC_PWM_DUTY1, _BXT_BLC_PWM_DUTY2)
3660
 
4104 Serge 3661
#define PCH_GTC_CTL		0xe7000
3662
#define   PCH_GTC_ENABLE	(1 << 31)
3663
 
2325 Serge 3664
/* TV port control */
3665
#define TV_CTL			0x68000
5060 serge 3666
/* Enables the TV encoder */
2325 Serge 3667
# define TV_ENC_ENABLE			(1 << 31)
5060 serge 3668
/* Sources the TV encoder input from pipe B instead of A. */
2325 Serge 3669
# define TV_ENC_PIPEB_SELECT		(1 << 30)
5060 serge 3670
/* Outputs composite video (DAC A only) */
2325 Serge 3671
# define TV_ENC_OUTPUT_COMPOSITE	(0 << 28)
5060 serge 3672
/* Outputs SVideo video (DAC B/C) */
2325 Serge 3673
# define TV_ENC_OUTPUT_SVIDEO		(1 << 28)
5060 serge 3674
/* Outputs Component video (DAC A/B/C) */
2325 Serge 3675
# define TV_ENC_OUTPUT_COMPONENT	(2 << 28)
5060 serge 3676
/* Outputs Composite and SVideo (DAC A/B/C) */
2325 Serge 3677
# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE	(3 << 28)
3678
# define TV_TRILEVEL_SYNC		(1 << 21)
5060 serge 3679
/* Enables slow sync generation (945GM only) */
2325 Serge 3680
# define TV_SLOW_SYNC			(1 << 20)
5060 serge 3681
/* Selects 4x oversampling for 480i and 576p */
2325 Serge 3682
# define TV_OVERSAMPLE_4X		(0 << 18)
5060 serge 3683
/* Selects 2x oversampling for 720p and 1080i */
2325 Serge 3684
# define TV_OVERSAMPLE_2X		(1 << 18)
5060 serge 3685
/* Selects no oversampling for 1080p */
2325 Serge 3686
# define TV_OVERSAMPLE_NONE		(2 << 18)
5060 serge 3687
/* Selects 8x oversampling */
2325 Serge 3688
# define TV_OVERSAMPLE_8X		(3 << 18)
5060 serge 3689
/* Selects progressive mode rather than interlaced */
2325 Serge 3690
# define TV_PROGRESSIVE			(1 << 17)
5060 serge 3691
/* Sets the colorburst to PAL mode.  Required for non-M PAL modes. */
2325 Serge 3692
# define TV_PAL_BURST			(1 << 16)
5060 serge 3693
/* Field for setting delay of Y compared to C */
2325 Serge 3694
# define TV_YC_SKEW_MASK		(7 << 12)
5060 serge 3695
/* Enables a fix for 480p/576p standard definition modes on the 915GM only */
2325 Serge 3696
# define TV_ENC_SDP_FIX			(1 << 11)
5060 serge 3697
/*
2325 Serge 3698
 * Enables a fix for the 915GM only.
3699
 *
3700
 * Not sure what it does.
3701
 */
3702
# define TV_ENC_C0_FIX			(1 << 10)
5060 serge 3703
/* Bits that must be preserved by software */
2325 Serge 3704
# define TV_CTL_SAVE			((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
3705
# define TV_FUSE_STATE_MASK		(3 << 4)
5060 serge 3706
/* Read-only state that reports all features enabled */
2325 Serge 3707
# define TV_FUSE_STATE_ENABLED		(0 << 4)
5060 serge 3708
/* Read-only state that reports that Macrovision is disabled in hardware*/
2325 Serge 3709
# define TV_FUSE_STATE_NO_MACROVISION	(1 << 4)
5060 serge 3710
/* Read-only state that reports that TV-out is disabled in hardware. */
2325 Serge 3711
# define TV_FUSE_STATE_DISABLED		(2 << 4)
5060 serge 3712
/* Normal operation */
2325 Serge 3713
# define TV_TEST_MODE_NORMAL		(0 << 0)
5060 serge 3714
/* Encoder test pattern 1 - combo pattern */
2325 Serge 3715
# define TV_TEST_MODE_PATTERN_1		(1 << 0)
5060 serge 3716
/* Encoder test pattern 2 - full screen vertical 75% color bars */
2325 Serge 3717
# define TV_TEST_MODE_PATTERN_2		(2 << 0)
5060 serge 3718
/* Encoder test pattern 3 - full screen horizontal 75% color bars */
2325 Serge 3719
# define TV_TEST_MODE_PATTERN_3		(3 << 0)
5060 serge 3720
/* Encoder test pattern 4 - random noise */
2325 Serge 3721
# define TV_TEST_MODE_PATTERN_4		(4 << 0)
5060 serge 3722
/* Encoder test pattern 5 - linear color ramps */
2325 Serge 3723
# define TV_TEST_MODE_PATTERN_5		(5 << 0)
5060 serge 3724
/*
2325 Serge 3725
 * This test mode forces the DACs to 50% of full output.
3726
 *
3727
 * This is used for load detection in combination with TVDAC_SENSE_MASK
3728
 */
3729
# define TV_TEST_MODE_MONITOR_DETECT	(7 << 0)
3730
# define TV_TEST_MODE_MASK		(7 << 0)
3731
 
3732
#define TV_DAC			0x68004
3733
# define TV_DAC_SAVE		0x00ffff00
5060 serge 3734
/*
2325 Serge 3735
 * Reports that DAC state change logic has reported change (RO).
3736
 *
3737
 * This gets cleared when TV_DAC_STATE_EN is cleared
3738
*/
3739
# define TVDAC_STATE_CHG		(1 << 31)
3740
# define TVDAC_SENSE_MASK		(7 << 28)
5060 serge 3741
/* Reports that DAC A voltage is above the detect threshold */
2325 Serge 3742
# define TVDAC_A_SENSE			(1 << 30)
5060 serge 3743
/* Reports that DAC B voltage is above the detect threshold */
2325 Serge 3744
# define TVDAC_B_SENSE			(1 << 29)
5060 serge 3745
/* Reports that DAC C voltage is above the detect threshold */
2325 Serge 3746
# define TVDAC_C_SENSE			(1 << 28)
5060 serge 3747
/*
2325 Serge 3748
 * Enables DAC state detection logic, for load-based TV detection.
3749
 *
3750
 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
3751
 * to off, for load detection to work.
3752
 */
3753
# define TVDAC_STATE_CHG_EN		(1 << 27)
5060 serge 3754
/* Sets the DAC A sense value to high */
2325 Serge 3755
# define TVDAC_A_SENSE_CTL		(1 << 26)
5060 serge 3756
/* Sets the DAC B sense value to high */
2325 Serge 3757
# define TVDAC_B_SENSE_CTL		(1 << 25)
5060 serge 3758
/* Sets the DAC C sense value to high */
2325 Serge 3759
# define TVDAC_C_SENSE_CTL		(1 << 24)
5060 serge 3760
/* Overrides the ENC_ENABLE and DAC voltage levels */
2325 Serge 3761
# define DAC_CTL_OVERRIDE		(1 << 7)
5060 serge 3762
/* Sets the slew rate.  Must be preserved in software */
2325 Serge 3763
# define ENC_TVDAC_SLEW_FAST		(1 << 6)
3764
# define DAC_A_1_3_V			(0 << 4)
3765
# define DAC_A_1_1_V			(1 << 4)
3766
# define DAC_A_0_7_V			(2 << 4)
3767
# define DAC_A_MASK			(3 << 4)
3768
# define DAC_B_1_3_V			(0 << 2)
3769
# define DAC_B_1_1_V			(1 << 2)
3770
# define DAC_B_0_7_V			(2 << 2)
3771
# define DAC_B_MASK			(3 << 2)
3772
# define DAC_C_1_3_V			(0 << 0)
3773
# define DAC_C_1_1_V			(1 << 0)
3774
# define DAC_C_0_7_V			(2 << 0)
3775
# define DAC_C_MASK			(3 << 0)
3776
 
5060 serge 3777
/*
2325 Serge 3778
 * CSC coefficients are stored in a floating point format with 9 bits of
3779
 * mantissa and 2 or 3 bits of exponent.  The exponent is represented as 2**-n,
3780
 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
3781
 * -1 (0x3) being the only legal negative value.
3782
 */
3783
#define TV_CSC_Y		0x68010
3784
# define TV_RY_MASK			0x07ff0000
3785
# define TV_RY_SHIFT			16
3786
# define TV_GY_MASK			0x00000fff
3787
# define TV_GY_SHIFT			0
3788
 
3789
#define TV_CSC_Y2		0x68014
3790
# define TV_BY_MASK			0x07ff0000
3791
# define TV_BY_SHIFT			16
5060 serge 3792
/*
2325 Serge 3793
 * Y attenuation for component video.
3794
 *
3795
 * Stored in 1.9 fixed point.
3796
 */
3797
# define TV_AY_MASK			0x000003ff
3798
# define TV_AY_SHIFT			0
3799
 
3800
#define TV_CSC_U		0x68018
3801
# define TV_RU_MASK			0x07ff0000
3802
# define TV_RU_SHIFT			16
3803
# define TV_GU_MASK			0x000007ff
3804
# define TV_GU_SHIFT			0
3805
 
3806
#define TV_CSC_U2		0x6801c
3807
# define TV_BU_MASK			0x07ff0000
3808
# define TV_BU_SHIFT			16
5060 serge 3809
/*
2325 Serge 3810
 * U attenuation for component video.
3811
 *
3812
 * Stored in 1.9 fixed point.
3813
 */
3814
# define TV_AU_MASK			0x000003ff
3815
# define TV_AU_SHIFT			0
3816
 
3817
#define TV_CSC_V		0x68020
3818
# define TV_RV_MASK			0x0fff0000
3819
# define TV_RV_SHIFT			16
3820
# define TV_GV_MASK			0x000007ff
3821
# define TV_GV_SHIFT			0
3822
 
3823
#define TV_CSC_V2		0x68024
3824
# define TV_BV_MASK			0x07ff0000
3825
# define TV_BV_SHIFT			16
5060 serge 3826
/*
2325 Serge 3827
 * V attenuation for component video.
3828
 *
3829
 * Stored in 1.9 fixed point.
3830
 */
3831
# define TV_AV_MASK			0x000007ff
3832
# define TV_AV_SHIFT			0
3833
 
3834
#define TV_CLR_KNOBS		0x68028
5060 serge 3835
/* 2s-complement brightness adjustment */
2325 Serge 3836
# define TV_BRIGHTNESS_MASK		0xff000000
3837
# define TV_BRIGHTNESS_SHIFT		24
5060 serge 3838
/* Contrast adjustment, as a 2.6 unsigned floating point number */
2325 Serge 3839
# define TV_CONTRAST_MASK		0x00ff0000
3840
# define TV_CONTRAST_SHIFT		16
5060 serge 3841
/* Saturation adjustment, as a 2.6 unsigned floating point number */
2325 Serge 3842
# define TV_SATURATION_MASK		0x0000ff00
3843
# define TV_SATURATION_SHIFT		8
5060 serge 3844
/* Hue adjustment, as an integer phase angle in degrees */
2325 Serge 3845
# define TV_HUE_MASK			0x000000ff
3846
# define TV_HUE_SHIFT			0
3847
 
3848
#define TV_CLR_LEVEL		0x6802c
5060 serge 3849
/* Controls the DAC level for black */
2325 Serge 3850
# define TV_BLACK_LEVEL_MASK		0x01ff0000
3851
# define TV_BLACK_LEVEL_SHIFT		16
5060 serge 3852
/* Controls the DAC level for blanking */
2325 Serge 3853
# define TV_BLANK_LEVEL_MASK		0x000001ff
3854
# define TV_BLANK_LEVEL_SHIFT		0
3855
 
3856
#define TV_H_CTL_1		0x68030
5060 serge 3857
/* Number of pixels in the hsync. */
2325 Serge 3858
# define TV_HSYNC_END_MASK		0x1fff0000
3859
# define TV_HSYNC_END_SHIFT		16
5060 serge 3860
/* Total number of pixels minus one in the line (display and blanking). */
2325 Serge 3861
# define TV_HTOTAL_MASK			0x00001fff
3862
# define TV_HTOTAL_SHIFT		0
3863
 
3864
#define TV_H_CTL_2		0x68034
5060 serge 3865
/* Enables the colorburst (needed for non-component color) */
2325 Serge 3866
# define TV_BURST_ENA			(1 << 31)
5060 serge 3867
/* Offset of the colorburst from the start of hsync, in pixels minus one. */
2325 Serge 3868
# define TV_HBURST_START_SHIFT		16
3869
# define TV_HBURST_START_MASK		0x1fff0000
5060 serge 3870
/* Length of the colorburst */
2325 Serge 3871
# define TV_HBURST_LEN_SHIFT		0
3872
# define TV_HBURST_LEN_MASK		0x0001fff
3873
 
3874
#define TV_H_CTL_3		0x68038
5060 serge 3875
/* End of hblank, measured in pixels minus one from start of hsync */
2325 Serge 3876
# define TV_HBLANK_END_SHIFT		16
3877
# define TV_HBLANK_END_MASK		0x1fff0000
5060 serge 3878
/* Start of hblank, measured in pixels minus one from start of hsync */
2325 Serge 3879
# define TV_HBLANK_START_SHIFT		0
3880
# define TV_HBLANK_START_MASK		0x0001fff
3881
 
3882
#define TV_V_CTL_1		0x6803c
5060 serge 3883
/* XXX */
2325 Serge 3884
# define TV_NBR_END_SHIFT		16
3885
# define TV_NBR_END_MASK		0x07ff0000
5060 serge 3886
/* XXX */
2325 Serge 3887
# define TV_VI_END_F1_SHIFT		8
3888
# define TV_VI_END_F1_MASK		0x00003f00
5060 serge 3889
/* XXX */
2325 Serge 3890
# define TV_VI_END_F2_SHIFT		0
3891
# define TV_VI_END_F2_MASK		0x0000003f
3892
 
3893
#define TV_V_CTL_2		0x68040
5060 serge 3894
/* Length of vsync, in half lines */
2325 Serge 3895
# define TV_VSYNC_LEN_MASK		0x07ff0000
3896
# define TV_VSYNC_LEN_SHIFT		16
5060 serge 3897
/* Offset of the start of vsync in field 1, measured in one less than the
2325 Serge 3898
 * number of half lines.
3899
 */
3900
# define TV_VSYNC_START_F1_MASK		0x00007f00
3901
# define TV_VSYNC_START_F1_SHIFT	8
5060 serge 3902
/*
2325 Serge 3903
 * Offset of the start of vsync in field 2, measured in one less than the
3904
 * number of half lines.
3905
 */
3906
# define TV_VSYNC_START_F2_MASK		0x0000007f
3907
# define TV_VSYNC_START_F2_SHIFT	0
3908
 
3909
#define TV_V_CTL_3		0x68044
5060 serge 3910
/* Enables generation of the equalization signal */
2325 Serge 3911
# define TV_EQUAL_ENA			(1 << 31)
5060 serge 3912
/* Length of vsync, in half lines */
2325 Serge 3913
# define TV_VEQ_LEN_MASK		0x007f0000
3914
# define TV_VEQ_LEN_SHIFT		16
5060 serge 3915
/* Offset of the start of equalization in field 1, measured in one less than
2325 Serge 3916
 * the number of half lines.
3917
 */
3918
# define TV_VEQ_START_F1_MASK		0x0007f00
3919
# define TV_VEQ_START_F1_SHIFT		8
5060 serge 3920
/*
2325 Serge 3921
 * Offset of the start of equalization in field 2, measured in one less than
3922
 * the number of half lines.
3923
 */
3924
# define TV_VEQ_START_F2_MASK		0x000007f
3925
# define TV_VEQ_START_F2_SHIFT		0
3926
 
3927
#define TV_V_CTL_4		0x68048
5060 serge 3928
/*
2325 Serge 3929
 * Offset to start of vertical colorburst, measured in one less than the
3930
 * number of lines from vertical start.
3931
 */
3932
# define TV_VBURST_START_F1_MASK	0x003f0000
3933
# define TV_VBURST_START_F1_SHIFT	16
5060 serge 3934
/*
2325 Serge 3935
 * Offset to the end of vertical colorburst, measured in one less than the
3936
 * number of lines from the start of NBR.
3937
 */
3938
# define TV_VBURST_END_F1_MASK		0x000000ff
3939
# define TV_VBURST_END_F1_SHIFT		0
3940
 
3941
#define TV_V_CTL_5		0x6804c
5060 serge 3942
/*
2325 Serge 3943
 * Offset to start of vertical colorburst, measured in one less than the
3944
 * number of lines from vertical start.
3945
 */
3946
# define TV_VBURST_START_F2_MASK	0x003f0000
3947
# define TV_VBURST_START_F2_SHIFT	16
5060 serge 3948
/*
2325 Serge 3949
 * Offset to the end of vertical colorburst, measured in one less than the
3950
 * number of lines from the start of NBR.
3951
 */
3952
# define TV_VBURST_END_F2_MASK		0x000000ff
3953
# define TV_VBURST_END_F2_SHIFT		0
3954
 
3955
#define TV_V_CTL_6		0x68050
5060 serge 3956
/*
2325 Serge 3957
 * Offset to start of vertical colorburst, measured in one less than the
3958
 * number of lines from vertical start.
3959
 */
3960
# define TV_VBURST_START_F3_MASK	0x003f0000
3961
# define TV_VBURST_START_F3_SHIFT	16
5060 serge 3962
/*
2325 Serge 3963
 * Offset to the end of vertical colorburst, measured in one less than the
3964
 * number of lines from the start of NBR.
3965
 */
3966
# define TV_VBURST_END_F3_MASK		0x000000ff
3967
# define TV_VBURST_END_F3_SHIFT		0
3968
 
3969
#define TV_V_CTL_7		0x68054
5060 serge 3970
/*
2325 Serge 3971
 * Offset to start of vertical colorburst, measured in one less than the
3972
 * number of lines from vertical start.
3973
 */
3974
# define TV_VBURST_START_F4_MASK	0x003f0000
3975
# define TV_VBURST_START_F4_SHIFT	16
5060 serge 3976
/*
2325 Serge 3977
 * Offset to the end of vertical colorburst, measured in one less than the
3978
 * number of lines from the start of NBR.
3979
 */
3980
# define TV_VBURST_END_F4_MASK		0x000000ff
3981
# define TV_VBURST_END_F4_SHIFT		0
3982
 
3983
#define TV_SC_CTL_1		0x68060
5060 serge 3984
/* Turns on the first subcarrier phase generation DDA */
2325 Serge 3985
# define TV_SC_DDA1_EN			(1 << 31)
5060 serge 3986
/* Turns on the first subcarrier phase generation DDA */
2325 Serge 3987
# define TV_SC_DDA2_EN			(1 << 30)
5060 serge 3988
/* Turns on the first subcarrier phase generation DDA */
2325 Serge 3989
# define TV_SC_DDA3_EN			(1 << 29)
5060 serge 3990
/* Sets the subcarrier DDA to reset frequency every other field */
2325 Serge 3991
# define TV_SC_RESET_EVERY_2		(0 << 24)
5060 serge 3992
/* Sets the subcarrier DDA to reset frequency every fourth field */
2325 Serge 3993
# define TV_SC_RESET_EVERY_4		(1 << 24)
5060 serge 3994
/* Sets the subcarrier DDA to reset frequency every eighth field */
2325 Serge 3995
# define TV_SC_RESET_EVERY_8		(2 << 24)
5060 serge 3996
/* Sets the subcarrier DDA to never reset the frequency */
2325 Serge 3997
# define TV_SC_RESET_NEVER		(3 << 24)
5060 serge 3998
/* Sets the peak amplitude of the colorburst.*/
2325 Serge 3999
# define TV_BURST_LEVEL_MASK		0x00ff0000
4000
# define TV_BURST_LEVEL_SHIFT		16
5060 serge 4001
/* Sets the increment of the first subcarrier phase generation DDA */
2325 Serge 4002
# define TV_SCDDA1_INC_MASK		0x00000fff
4003
# define TV_SCDDA1_INC_SHIFT		0
4004
 
4005
#define TV_SC_CTL_2		0x68064
5060 serge 4006
/* Sets the rollover for the second subcarrier phase generation DDA */
2325 Serge 4007
# define TV_SCDDA2_SIZE_MASK		0x7fff0000
4008
# define TV_SCDDA2_SIZE_SHIFT		16
5060 serge 4009
/* Sets the increent of the second subcarrier phase generation DDA */
2325 Serge 4010
# define TV_SCDDA2_INC_MASK		0x00007fff
4011
# define TV_SCDDA2_INC_SHIFT		0
4012
 
4013
#define TV_SC_CTL_3		0x68068
5060 serge 4014
/* Sets the rollover for the third subcarrier phase generation DDA */
2325 Serge 4015
# define TV_SCDDA3_SIZE_MASK		0x7fff0000
4016
# define TV_SCDDA3_SIZE_SHIFT		16
5060 serge 4017
/* Sets the increent of the third subcarrier phase generation DDA */
2325 Serge 4018
# define TV_SCDDA3_INC_MASK		0x00007fff
4019
# define TV_SCDDA3_INC_SHIFT		0
4020
 
4021
#define TV_WIN_POS		0x68070
5060 serge 4022
/* X coordinate of the display from the start of horizontal active */
2325 Serge 4023
# define TV_XPOS_MASK			0x1fff0000
4024
# define TV_XPOS_SHIFT			16
5060 serge 4025
/* Y coordinate of the display from the start of vertical active (NBR) */
2325 Serge 4026
# define TV_YPOS_MASK			0x00000fff
4027
# define TV_YPOS_SHIFT			0
4028
 
4029
#define TV_WIN_SIZE		0x68074
5060 serge 4030
/* Horizontal size of the display window, measured in pixels*/
2325 Serge 4031
# define TV_XSIZE_MASK			0x1fff0000
4032
# define TV_XSIZE_SHIFT			16
5060 serge 4033
/*
2325 Serge 4034
 * Vertical size of the display window, measured in pixels.
4035
 *
4036
 * Must be even for interlaced modes.
4037
 */
4038
# define TV_YSIZE_MASK			0x00000fff
4039
# define TV_YSIZE_SHIFT			0
4040
 
4041
#define TV_FILTER_CTL_1		0x68080
5060 serge 4042
/*
2325 Serge 4043
 * Enables automatic scaling calculation.
4044
 *
4045
 * If set, the rest of the registers are ignored, and the calculated values can
4046
 * be read back from the register.
4047
 */
4048
# define TV_AUTO_SCALE			(1 << 31)
5060 serge 4049
/*
2325 Serge 4050
 * Disables the vertical filter.
4051
 *
4052
 * This is required on modes more than 1024 pixels wide */
4053
# define TV_V_FILTER_BYPASS		(1 << 29)
5060 serge 4054
/* Enables adaptive vertical filtering */
2325 Serge 4055
# define TV_VADAPT			(1 << 28)
4056
# define TV_VADAPT_MODE_MASK		(3 << 26)
5060 serge 4057
/* Selects the least adaptive vertical filtering mode */
2325 Serge 4058
# define TV_VADAPT_MODE_LEAST		(0 << 26)
5060 serge 4059
/* Selects the moderately adaptive vertical filtering mode */
2325 Serge 4060
# define TV_VADAPT_MODE_MODERATE	(1 << 26)
5060 serge 4061
/* Selects the most adaptive vertical filtering mode */
2325 Serge 4062
# define TV_VADAPT_MODE_MOST		(3 << 26)
5060 serge 4063
/*
2325 Serge 4064
 * Sets the horizontal scaling factor.
4065
 *
4066
 * This should be the fractional part of the horizontal scaling factor divided
4067
 * by the oversampling rate.  TV_HSCALE should be less than 1, and set to:
4068
 *
4069
 * (src width - 1) / ((oversample * dest width) - 1)
4070
 */
4071
# define TV_HSCALE_FRAC_MASK		0x00003fff
4072
# define TV_HSCALE_FRAC_SHIFT		0
4073
 
4074
#define TV_FILTER_CTL_2		0x68084
5060 serge 4075
/*
2325 Serge 4076
 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
4077
 *
4078
 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
4079
 */
4080
# define TV_VSCALE_INT_MASK		0x00038000
4081
# define TV_VSCALE_INT_SHIFT		15
5060 serge 4082
/*
2325 Serge 4083
 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
4084
 *
4085
 * \sa TV_VSCALE_INT_MASK
4086
 */
4087
# define TV_VSCALE_FRAC_MASK		0x00007fff
4088
# define TV_VSCALE_FRAC_SHIFT		0
4089
 
4090
#define TV_FILTER_CTL_3		0x68088
5060 serge 4091
/*
2325 Serge 4092
 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
4093
 *
4094
 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
4095
 *
4096
 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
4097
 */
4098
# define TV_VSCALE_IP_INT_MASK		0x00038000
4099
# define TV_VSCALE_IP_INT_SHIFT		15
5060 serge 4100
/*
2325 Serge 4101
 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
4102
 *
4103
 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
4104
 *
4105
 * \sa TV_VSCALE_IP_INT_MASK
4106
 */
4107
# define TV_VSCALE_IP_FRAC_MASK		0x00007fff
4108
# define TV_VSCALE_IP_FRAC_SHIFT		0
4109
 
4110
#define TV_CC_CONTROL		0x68090
4111
# define TV_CC_ENABLE			(1 << 31)
5060 serge 4112
/*
2325 Serge 4113
 * Specifies which field to send the CC data in.
4114
 *
4115
 * CC data is usually sent in field 0.
4116
 */
4117
# define TV_CC_FID_MASK			(1 << 27)
4118
# define TV_CC_FID_SHIFT		27
5060 serge 4119
/* Sets the horizontal position of the CC data.  Usually 135. */
2325 Serge 4120
# define TV_CC_HOFF_MASK		0x03ff0000
4121
# define TV_CC_HOFF_SHIFT		16
5060 serge 4122
/* Sets the vertical position of the CC data.  Usually 21 */
2325 Serge 4123
# define TV_CC_LINE_MASK		0x0000003f
4124
# define TV_CC_LINE_SHIFT		0
4125
 
4126
#define TV_CC_DATA		0x68094
4127
# define TV_CC_RDY			(1 << 31)
5060 serge 4128
/* Second word of CC data to be transmitted. */
2325 Serge 4129
# define TV_CC_DATA_2_MASK		0x007f0000
4130
# define TV_CC_DATA_2_SHIFT		16
5060 serge 4131
/* First word of CC data to be transmitted. */
2325 Serge 4132
# define TV_CC_DATA_1_MASK		0x0000007f
4133
# define TV_CC_DATA_1_SHIFT		0
4134
 
6084 serge 4135
#define TV_H_LUMA(i)		(0x68100 + (i) * 4) /* 60 registers */
4136
#define TV_H_CHROMA(i)		(0x68200 + (i) * 4) /* 60 registers */
4137
#define TV_V_LUMA(i)		(0x68300 + (i) * 4) /* 43 registers */
4138
#define TV_V_CHROMA(i)		(0x68400 + (i) * 4) /* 43 registers */
2325 Serge 4139
 
4140
/* Display Port */
4141
#define DP_A				0x64000 /* eDP */
4142
#define DP_B				0x64100
4143
#define DP_C				0x64200
4144
#define DP_D				0x64300
4145
 
6084 serge 4146
#define VLV_DP_B			(VLV_DISPLAY_BASE + DP_B)
4147
#define VLV_DP_C			(VLV_DISPLAY_BASE + DP_C)
4148
#define CHV_DP_D			(VLV_DISPLAY_BASE + DP_D)
4149
 
2325 Serge 4150
#define   DP_PORT_EN			(1 << 31)
4151
#define   DP_PIPEB_SELECT		(1 << 30)
4152
#define   DP_PIPE_MASK			(1 << 30)
5060 serge 4153
#define   DP_PIPE_SELECT_CHV(pipe)	((pipe) << 16)
4154
#define   DP_PIPE_MASK_CHV		(3 << 16)
2325 Serge 4155
 
4156
/* Link training mode - select a suitable mode for each stage */
4157
#define   DP_LINK_TRAIN_PAT_1		(0 << 28)
4158
#define   DP_LINK_TRAIN_PAT_2		(1 << 28)
4159
#define   DP_LINK_TRAIN_PAT_IDLE	(2 << 28)
4160
#define   DP_LINK_TRAIN_OFF		(3 << 28)
4161
#define   DP_LINK_TRAIN_MASK		(3 << 28)
4162
#define   DP_LINK_TRAIN_SHIFT		28
5354 serge 4163
#define   DP_LINK_TRAIN_PAT_3_CHV	(1 << 14)
4164
#define   DP_LINK_TRAIN_MASK_CHV	((3 << 28)|(1<<14))
2325 Serge 4165
 
4166
/* CPT Link training mode */
4167
#define   DP_LINK_TRAIN_PAT_1_CPT	(0 << 8)
4168
#define   DP_LINK_TRAIN_PAT_2_CPT	(1 << 8)
4169
#define   DP_LINK_TRAIN_PAT_IDLE_CPT	(2 << 8)
4170
#define   DP_LINK_TRAIN_OFF_CPT		(3 << 8)
4171
#define   DP_LINK_TRAIN_MASK_CPT	(7 << 8)
4172
#define   DP_LINK_TRAIN_SHIFT_CPT	8
4173
 
4174
/* Signal voltages. These are mostly controlled by the other end */
4175
#define   DP_VOLTAGE_0_4		(0 << 25)
4176
#define   DP_VOLTAGE_0_6		(1 << 25)
4177
#define   DP_VOLTAGE_0_8		(2 << 25)
4178
#define   DP_VOLTAGE_1_2		(3 << 25)
4179
#define   DP_VOLTAGE_MASK		(7 << 25)
4180
#define   DP_VOLTAGE_SHIFT		25
4181
 
4182
/* Signal pre-emphasis levels, like voltages, the other end tells us what
4183
 * they want
4184
 */
4185
#define   DP_PRE_EMPHASIS_0		(0 << 22)
4186
#define   DP_PRE_EMPHASIS_3_5		(1 << 22)
4187
#define   DP_PRE_EMPHASIS_6		(2 << 22)
4188
#define   DP_PRE_EMPHASIS_9_5		(3 << 22)
4189
#define   DP_PRE_EMPHASIS_MASK		(7 << 22)
4190
#define   DP_PRE_EMPHASIS_SHIFT		22
4191
 
4192
/* How many wires to use. I guess 3 was too hard */
4104 Serge 4193
#define   DP_PORT_WIDTH(width)		(((width) - 1) << 19)
2325 Serge 4194
#define   DP_PORT_WIDTH_MASK		(7 << 19)
6084 serge 4195
#define   DP_PORT_WIDTH_SHIFT		19
2325 Serge 4196
 
4197
/* Mystic DPCD version 1.1 special mode */
4198
#define   DP_ENHANCED_FRAMING		(1 << 18)
4199
 
4200
/* eDP */
4201
#define   DP_PLL_FREQ_270MHZ		(0 << 16)
4202
#define   DP_PLL_FREQ_160MHZ		(1 << 16)
4203
#define   DP_PLL_FREQ_MASK		(3 << 16)
4204
 
5060 serge 4205
/* locked once port is enabled */
2325 Serge 4206
#define   DP_PORT_REVERSAL		(1 << 15)
4207
 
4208
/* eDP */
4209
#define   DP_PLL_ENABLE			(1 << 14)
4210
 
5060 serge 4211
/* sends the clock on lane 15 of the PEG for debug */
2325 Serge 4212
#define   DP_CLOCK_OUTPUT_ENABLE	(1 << 13)
4213
 
4214
#define   DP_SCRAMBLING_DISABLE		(1 << 12)
4215
#define   DP_SCRAMBLING_DISABLE_IRONLAKE	(1 << 7)
4216
 
5060 serge 4217
/* limit RGB values to avoid confusing TVs */
2325 Serge 4218
#define   DP_COLOR_RANGE_16_235		(1 << 8)
4219
 
5060 serge 4220
/* Turn on the audio link */
2325 Serge 4221
#define   DP_AUDIO_OUTPUT_ENABLE	(1 << 6)
4222
 
5060 serge 4223
/* vs and hs sync polarity */
2325 Serge 4224
#define   DP_SYNC_VS_HIGH		(1 << 4)
4225
#define   DP_SYNC_HS_HIGH		(1 << 3)
4226
 
5060 serge 4227
/* A fantasy */
2325 Serge 4228
#define   DP_DETECTED			(1 << 2)
4229
 
5060 serge 4230
/* The aux channel provides a way to talk to the
2325 Serge 4231
 * signal sink for DDC etc. Max packet size supported
4232
 * is 20 bytes in each direction, hence the 5 fixed
4233
 * data registers
4234
 */
4235
#define DPA_AUX_CH_CTL			0x64010
4236
#define DPA_AUX_CH_DATA1		0x64014
4237
#define DPA_AUX_CH_DATA2		0x64018
4238
#define DPA_AUX_CH_DATA3		0x6401c
4239
#define DPA_AUX_CH_DATA4		0x64020
4240
#define DPA_AUX_CH_DATA5		0x64024
4241
 
4242
#define DPB_AUX_CH_CTL			0x64110
4243
#define DPB_AUX_CH_DATA1		0x64114
4244
#define DPB_AUX_CH_DATA2		0x64118
4245
#define DPB_AUX_CH_DATA3		0x6411c
4246
#define DPB_AUX_CH_DATA4		0x64120
4247
#define DPB_AUX_CH_DATA5		0x64124
4248
 
4249
#define DPC_AUX_CH_CTL			0x64210
4250
#define DPC_AUX_CH_DATA1		0x64214
4251
#define DPC_AUX_CH_DATA2		0x64218
4252
#define DPC_AUX_CH_DATA3		0x6421c
4253
#define DPC_AUX_CH_DATA4		0x64220
4254
#define DPC_AUX_CH_DATA5		0x64224
4255
 
4256
#define DPD_AUX_CH_CTL			0x64310
4257
#define DPD_AUX_CH_DATA1		0x64314
4258
#define DPD_AUX_CH_DATA2		0x64318
4259
#define DPD_AUX_CH_DATA3		0x6431c
4260
#define DPD_AUX_CH_DATA4		0x64320
4261
#define DPD_AUX_CH_DATA5		0x64324
4262
 
4263
#define   DP_AUX_CH_CTL_SEND_BUSY	    (1 << 31)
4264
#define   DP_AUX_CH_CTL_DONE		    (1 << 30)
4265
#define   DP_AUX_CH_CTL_INTERRUPT	    (1 << 29)
4266
#define   DP_AUX_CH_CTL_TIME_OUT_ERROR	    (1 << 28)
4267
#define   DP_AUX_CH_CTL_TIME_OUT_400us	    (0 << 26)
4268
#define   DP_AUX_CH_CTL_TIME_OUT_600us	    (1 << 26)
4269
#define   DP_AUX_CH_CTL_TIME_OUT_800us	    (2 << 26)
4270
#define   DP_AUX_CH_CTL_TIME_OUT_1600us	    (3 << 26)
4271
#define   DP_AUX_CH_CTL_TIME_OUT_MASK	    (3 << 26)
4272
#define   DP_AUX_CH_CTL_RECEIVE_ERROR	    (1 << 25)
4273
#define   DP_AUX_CH_CTL_MESSAGE_SIZE_MASK    (0x1f << 20)
4274
#define   DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT   20
4275
#define   DP_AUX_CH_CTL_PRECHARGE_2US_MASK   (0xf << 16)
4276
#define   DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT  16
4277
#define   DP_AUX_CH_CTL_AUX_AKSV_SELECT	    (1 << 15)
4278
#define   DP_AUX_CH_CTL_MANCHESTER_TEST	    (1 << 14)
4279
#define   DP_AUX_CH_CTL_SYNC_TEST	    (1 << 13)
4280
#define   DP_AUX_CH_CTL_DEGLITCH_TEST	    (1 << 12)
4281
#define   DP_AUX_CH_CTL_PRECHARGE_TEST	    (1 << 11)
4282
#define   DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK    (0x7ff)
4283
#define   DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT   0
6084 serge 4284
#define   DP_AUX_CH_CTL_PSR_DATA_AUX_REG_SKL	(1 << 14)
4285
#define   DP_AUX_CH_CTL_FS_DATA_AUX_REG_SKL	(1 << 13)
4286
#define   DP_AUX_CH_CTL_GTC_DATA_AUX_REG_SKL	(1 << 12)
4287
#define   DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL_MASK (0x1f << 5)
4288
#define   DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(c) (((c) - 1) << 5)
5354 serge 4289
#define   DP_AUX_CH_CTL_SYNC_PULSE_SKL(c)   ((c) - 1)
2325 Serge 4290
 
4291
/*
4292
 * Computing GMCH M and N values for the Display Port link
4293
 *
4294
 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
4295
 *
4296
 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
4297
 *
4298
 * The GMCH value is used internally
4299
 *
4300
 * bytes_per_pixel is the number of bytes coming out of the plane,
4301
 * which is after the LUTs, so we want the bytes for our color format.
4302
 * For our current usage, this is always 3, one byte for R, G and B.
4303
 */
4104 Serge 4304
#define _PIPEA_DATA_M_G4X	0x70050
4305
#define _PIPEB_DATA_M_G4X	0x71050
2325 Serge 4306
 
4307
/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
3746 Serge 4308
#define  TU_SIZE(x)             (((x)-1) << 25) /* default size 64 */
4104 Serge 4309
#define  TU_SIZE_SHIFT		25
3746 Serge 4310
#define  TU_SIZE_MASK           (0x3f << 25)
2325 Serge 4311
 
3746 Serge 4312
#define  DATA_LINK_M_N_MASK	(0xffffff)
4313
#define  DATA_LINK_N_MAX	(0x800000)
2325 Serge 4314
 
4104 Serge 4315
#define _PIPEA_DATA_N_G4X	0x70054
4316
#define _PIPEB_DATA_N_G4X	0x71054
4317
#define   PIPE_GMCH_DATA_N_MASK			(0xffffff)
2325 Serge 4318
 
4319
/*
4320
 * Computing Link M and N values for the Display Port link
4321
 *
4322
 * Link M / N = pixel_clock / ls_clk
4323
 *
4324
 * (the DP spec calls pixel_clock the 'strm_clk')
4325
 *
4326
 * The Link value is transmitted in the Main Stream
4327
 * Attributes and VB-ID.
4328
 */
4329
 
4104 Serge 4330
#define _PIPEA_LINK_M_G4X	0x70060
4331
#define _PIPEB_LINK_M_G4X	0x71060
4332
#define   PIPEA_DP_LINK_M_MASK			(0xffffff)
2325 Serge 4333
 
4104 Serge 4334
#define _PIPEA_LINK_N_G4X	0x70064
4335
#define _PIPEB_LINK_N_G4X	0x71064
4336
#define   PIPEA_DP_LINK_N_MASK			(0xffffff)
2325 Serge 4337
 
4104 Serge 4338
#define PIPE_DATA_M_G4X(pipe) _PIPE(pipe, _PIPEA_DATA_M_G4X, _PIPEB_DATA_M_G4X)
4339
#define PIPE_DATA_N_G4X(pipe) _PIPE(pipe, _PIPEA_DATA_N_G4X, _PIPEB_DATA_N_G4X)
4340
#define PIPE_LINK_M_G4X(pipe) _PIPE(pipe, _PIPEA_LINK_M_G4X, _PIPEB_LINK_M_G4X)
4341
#define PIPE_LINK_N_G4X(pipe) _PIPE(pipe, _PIPEA_LINK_N_G4X, _PIPEB_LINK_N_G4X)
2325 Serge 4342
 
4343
/* Display & cursor control */
4344
 
4345
/* Pipe A */
5060 serge 4346
#define _PIPEADSL		0x70000
3031 serge 4347
#define   DSL_LINEMASK_GEN2	0x00000fff
4348
#define   DSL_LINEMASK_GEN3	0x00001fff
5060 serge 4349
#define _PIPEACONF		0x70008
2325 Serge 4350
#define   PIPECONF_ENABLE	(1<<31)
4351
#define   PIPECONF_DISABLE	0
4352
#define   PIPECONF_DOUBLE_WIDE	(1<<30)
4353
#define   I965_PIPECONF_ACTIVE	(1<<30)
4560 Serge 4354
#define   PIPECONF_DSI_PLL_LOCKED	(1<<29) /* vlv & pipe A only */
3031 serge 4355
#define   PIPECONF_FRAME_START_DELAY_MASK (3<<27)
2325 Serge 4356
#define   PIPECONF_SINGLE_WIDE	0
4357
#define   PIPECONF_PIPE_UNLOCKED 0
4358
#define   PIPECONF_PIPE_LOCKED	(1<<25)
4359
#define   PIPECONF_PALETTE	0
4360
#define   PIPECONF_GAMMA		(1<<24)
4361
#define   PIPECONF_FORCE_BORDER	(1<<25)
3031 serge 4362
#define   PIPECONF_INTERLACE_MASK	(7 << 21)
3243 Serge 4363
#define   PIPECONF_INTERLACE_MASK_HSW	(3 << 21)
3031 serge 4364
/* Note that pre-gen3 does not support interlaced display directly. Panel
4365
 * fitting must be disabled on pre-ilk for interlaced. */
6084 serge 4366
#define   PIPECONF_PROGRESSIVE			(0 << 21)
3031 serge 4367
#define   PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL	(4 << 21) /* gen4 only */
4368
#define   PIPECONF_INTERLACE_W_SYNC_SHIFT	(5 << 21) /* gen4 only */
2325 Serge 4369
#define   PIPECONF_INTERLACE_W_FIELD_INDICATION	(6 << 21)
3031 serge 4370
#define   PIPECONF_INTERLACE_FIELD_0_ONLY	(7 << 21) /* gen3 only */
4371
/* Ironlake and later have a complete new set of values for interlaced. PFIT
4372
 * means panel fitter required, PF means progressive fetch, DBL means power
4373
 * saving pixel doubling. */
4374
#define   PIPECONF_PFIT_PF_INTERLACED_ILK	(1 << 21)
4375
#define   PIPECONF_INTERLACED_ILK		(3 << 21)
4376
#define   PIPECONF_INTERLACED_DBL_ILK		(4 << 21) /* ilk/snb only */
4377
#define   PIPECONF_PFIT_PF_INTERLACED_DBL_ILK	(5 << 21) /* ilk/snb only */
4104 Serge 4378
#define   PIPECONF_INTERLACE_MODE_MASK		(7 << 21)
5060 serge 4379
#define   PIPECONF_EDP_RR_MODE_SWITCH		(1 << 20)
2325 Serge 4380
#define   PIPECONF_CXSR_DOWNCLOCK	(1<<16)
6084 serge 4381
#define   PIPECONF_EDP_RR_MODE_SWITCH_VLV	(1 << 14)
3480 Serge 4382
#define   PIPECONF_COLOR_RANGE_SELECT	(1 << 13)
4383
#define   PIPECONF_BPC_MASK	(0x7 << 5)
4384
#define   PIPECONF_8BPC		(0<<5)
4385
#define   PIPECONF_10BPC	(1<<5)
4386
#define   PIPECONF_6BPC		(2<<5)
4387
#define   PIPECONF_12BPC	(3<<5)
2325 Serge 4388
#define   PIPECONF_DITHER_EN	(1<<4)
4389
#define   PIPECONF_DITHER_TYPE_MASK (0x0000000c)
4390
#define   PIPECONF_DITHER_TYPE_SP (0<<2)
4391
#define   PIPECONF_DITHER_TYPE_ST1 (1<<2)
4392
#define   PIPECONF_DITHER_TYPE_ST2 (2<<2)
4393
#define   PIPECONF_DITHER_TYPE_TEMP (3<<2)
5060 serge 4394
#define _PIPEASTAT		0x70024
2325 Serge 4395
#define   PIPE_FIFO_UNDERRUN_STATUS		(1UL<<31)
5060 serge 4396
#define   SPRITE1_FLIP_DONE_INT_EN_VLV		(1UL<<30)
2325 Serge 4397
#define   PIPE_CRC_ERROR_ENABLE			(1UL<<29)
4398
#define   PIPE_CRC_DONE_ENABLE			(1UL<<28)
5060 serge 4399
#define   PERF_COUNTER2_INTERRUPT_EN		(1UL<<27)
2325 Serge 4400
#define   PIPE_GMBUS_EVENT_ENABLE		(1UL<<27)
3031 serge 4401
#define   PLANE_FLIP_DONE_INT_EN_VLV		(1UL<<26)
2325 Serge 4402
#define   PIPE_HOTPLUG_INTERRUPT_ENABLE		(1UL<<26)
4403
#define   PIPE_VSYNC_INTERRUPT_ENABLE		(1UL<<25)
4404
#define   PIPE_DISPLAY_LINE_COMPARE_ENABLE	(1UL<<24)
4405
#define   PIPE_DPST_EVENT_ENABLE		(1UL<<23)
3480 Serge 4406
#define   SPRITE0_FLIP_DONE_INT_EN_VLV		(1UL<<22)
2325 Serge 4407
#define   PIPE_LEGACY_BLC_EVENT_ENABLE		(1UL<<22)
4408
#define   PIPE_ODD_FIELD_INTERRUPT_ENABLE	(1UL<<21)
4409
#define   PIPE_EVEN_FIELD_INTERRUPT_ENABLE	(1UL<<20)
5060 serge 4410
#define   PIPE_B_PSR_INTERRUPT_ENABLE_VLV	(1UL<<19)
4411
#define   PERF_COUNTER_INTERRUPT_EN		(1UL<<19)
2325 Serge 4412
#define   PIPE_HOTPLUG_TV_INTERRUPT_ENABLE	(1UL<<18) /* pre-965 */
4413
#define   PIPE_START_VBLANK_INTERRUPT_ENABLE	(1UL<<18) /* 965 or later */
5060 serge 4414
#define   PIPE_FRAMESTART_INTERRUPT_ENABLE	(1UL<<17)
2325 Serge 4415
#define   PIPE_VBLANK_INTERRUPT_ENABLE		(1UL<<17)
3031 serge 4416
#define   PIPEA_HBLANK_INT_EN_VLV		(1UL<<16)
2325 Serge 4417
#define   PIPE_OVERLAY_UPDATED_ENABLE		(1UL<<16)
5060 serge 4418
#define   SPRITE1_FLIP_DONE_INT_STATUS_VLV	(1UL<<15)
4419
#define   SPRITE0_FLIP_DONE_INT_STATUS_VLV	(1UL<<14)
2325 Serge 4420
#define   PIPE_CRC_ERROR_INTERRUPT_STATUS	(1UL<<13)
4421
#define   PIPE_CRC_DONE_INTERRUPT_STATUS	(1UL<<12)
5060 serge 4422
#define   PERF_COUNTER2_INTERRUPT_STATUS	(1UL<<11)
2325 Serge 4423
#define   PIPE_GMBUS_INTERRUPT_STATUS		(1UL<<11)
5060 serge 4424
#define   PLANE_FLIP_DONE_INT_STATUS_VLV	(1UL<<10)
2325 Serge 4425
#define   PIPE_HOTPLUG_INTERRUPT_STATUS		(1UL<<10)
4426
#define   PIPE_VSYNC_INTERRUPT_STATUS		(1UL<<9)
4427
#define   PIPE_DISPLAY_LINE_COMPARE_STATUS	(1UL<<8)
4428
#define   PIPE_DPST_EVENT_STATUS		(1UL<<7)
5060 serge 4429
#define   PIPE_A_PSR_STATUS_VLV			(1UL<<6)
4430
#define   PIPE_LEGACY_BLC_EVENT_STATUS		(1UL<<6)
2325 Serge 4431
#define   PIPE_ODD_FIELD_INTERRUPT_STATUS	(1UL<<5)
4432
#define   PIPE_EVEN_FIELD_INTERRUPT_STATUS	(1UL<<4)
5060 serge 4433
#define   PIPE_B_PSR_STATUS_VLV			(1UL<<3)
4434
#define   PERF_COUNTER_INTERRUPT_STATUS		(1UL<<3)
2325 Serge 4435
#define   PIPE_HOTPLUG_TV_INTERRUPT_STATUS	(1UL<<2) /* pre-965 */
4436
#define   PIPE_START_VBLANK_INTERRUPT_STATUS	(1UL<<2) /* 965 or later */
5060 serge 4437
#define   PIPE_FRAMESTART_INTERRUPT_STATUS	(1UL<<1)
2325 Serge 4438
#define   PIPE_VBLANK_INTERRUPT_STATUS		(1UL<<1)
5060 serge 4439
#define   PIPE_HBLANK_INT_STATUS		(1UL<<0)
2325 Serge 4440
#define   PIPE_OVERLAY_UPDATED_STATUS		(1UL<<0)
4441
 
5060 serge 4442
#define PIPESTAT_INT_ENABLE_MASK		0x7fff0000
4443
#define PIPESTAT_INT_STATUS_MASK		0x0000ffff
2325 Serge 4444
 
6084 serge 4445
#define PIPE_A_OFFSET		0x70000
4446
#define PIPE_B_OFFSET		0x71000
4447
#define PIPE_C_OFFSET		0x72000
5060 serge 4448
#define CHV_PIPE_C_OFFSET	0x74000
4449
/*
4450
 * There's actually no pipe EDP. Some pipe registers have
4451
 * simply shifted from the pipe to the transcoder, while
4452
 * keeping their original offset. Thus we need PIPE_EDP_OFFSET
4453
 * to access such registers in transcoder EDP.
4454
 */
4455
#define PIPE_EDP_OFFSET	0x7f000
4456
 
4457
#define _PIPE2(pipe, reg) (dev_priv->info.pipe_offsets[pipe] - \
4458
	dev_priv->info.pipe_offsets[PIPE_A] + (reg) + \
4459
	dev_priv->info.display_mmio_offset)
4460
 
4461
#define PIPECONF(pipe) _PIPE2(pipe, _PIPEACONF)
4462
#define PIPEDSL(pipe)  _PIPE2(pipe, _PIPEADSL)
4463
#define PIPEFRAME(pipe) _PIPE2(pipe, _PIPEAFRAMEHIGH)
4464
#define PIPEFRAMEPIXEL(pipe)  _PIPE2(pipe, _PIPEAFRAMEPIXEL)
4465
#define PIPESTAT(pipe) _PIPE2(pipe, _PIPEASTAT)
4466
 
4560 Serge 4467
#define _PIPE_MISC_A			0x70030
4468
#define _PIPE_MISC_B			0x71030
4469
#define   PIPEMISC_DITHER_BPC_MASK	(7<<5)
4470
#define   PIPEMISC_DITHER_8_BPC		(0<<5)
4471
#define   PIPEMISC_DITHER_10_BPC	(1<<5)
4472
#define   PIPEMISC_DITHER_6_BPC		(2<<5)
4473
#define   PIPEMISC_DITHER_12_BPC	(3<<5)
4474
#define   PIPEMISC_DITHER_ENABLE	(1<<4)
4475
#define   PIPEMISC_DITHER_TYPE_MASK	(3<<2)
4476
#define   PIPEMISC_DITHER_TYPE_SP	(0<<2)
5060 serge 4477
#define PIPEMISC(pipe) _PIPE2(pipe, _PIPE_MISC_A)
4560 Serge 4478
 
3480 Serge 4479
#define VLV_DPFLIPSTAT				(VLV_DISPLAY_BASE + 0x70028)
3031 serge 4480
#define   PIPEB_LINE_COMPARE_INT_EN		(1<<29)
4481
#define   PIPEB_HLINE_INT_EN			(1<<28)
4482
#define   PIPEB_VBLANK_INT_EN			(1<<27)
5060 serge 4483
#define   SPRITED_FLIP_DONE_INT_EN		(1<<26)
4484
#define   SPRITEC_FLIP_DONE_INT_EN		(1<<25)
4485
#define   PLANEB_FLIP_DONE_INT_EN		(1<<24)
4486
#define   PIPE_PSR_INT_EN			(1<<22)
3031 serge 4487
#define   PIPEA_LINE_COMPARE_INT_EN		(1<<21)
4488
#define   PIPEA_HLINE_INT_EN			(1<<20)
4489
#define   PIPEA_VBLANK_INT_EN			(1<<19)
5060 serge 4490
#define   SPRITEB_FLIP_DONE_INT_EN		(1<<18)
4491
#define   SPRITEA_FLIP_DONE_INT_EN		(1<<17)
3031 serge 4492
#define   PLANEA_FLIPDONE_INT_EN		(1<<16)
5060 serge 4493
#define   PIPEC_LINE_COMPARE_INT_EN		(1<<13)
4494
#define   PIPEC_HLINE_INT_EN			(1<<12)
4495
#define   PIPEC_VBLANK_INT_EN			(1<<11)
4496
#define   SPRITEF_FLIPDONE_INT_EN		(1<<10)
4497
#define   SPRITEE_FLIPDONE_INT_EN		(1<<9)
4498
#define   PLANEC_FLIPDONE_INT_EN		(1<<8)
3031 serge 4499
 
5060 serge 4500
#define DPINVGTT				(VLV_DISPLAY_BASE + 0x7002c) /* VLV/CHV only */
4501
#define   SPRITEF_INVALID_GTT_INT_EN		(1<<27)
4502
#define   SPRITEE_INVALID_GTT_INT_EN		(1<<26)
4503
#define   PLANEC_INVALID_GTT_INT_EN		(1<<25)
4504
#define   CURSORC_INVALID_GTT_INT_EN		(1<<24)
3031 serge 4505
#define   CURSORB_INVALID_GTT_INT_EN		(1<<23)
4506
#define   CURSORA_INVALID_GTT_INT_EN		(1<<22)
4507
#define   SPRITED_INVALID_GTT_INT_EN		(1<<21)
4508
#define   SPRITEC_INVALID_GTT_INT_EN		(1<<20)
4509
#define   PLANEB_INVALID_GTT_INT_EN		(1<<19)
4510
#define   SPRITEB_INVALID_GTT_INT_EN		(1<<18)
4511
#define   SPRITEA_INVALID_GTT_INT_EN		(1<<17)
4512
#define   PLANEA_INVALID_GTT_INT_EN		(1<<16)
4513
#define   DPINVGTT_EN_MASK			0xff0000
5060 serge 4514
#define   DPINVGTT_EN_MASK_CHV			0xfff0000
4515
#define   SPRITEF_INVALID_GTT_STATUS		(1<<11)
4516
#define   SPRITEE_INVALID_GTT_STATUS		(1<<10)
4517
#define   PLANEC_INVALID_GTT_STATUS		(1<<9)
4518
#define   CURSORC_INVALID_GTT_STATUS		(1<<8)
3031 serge 4519
#define   CURSORB_INVALID_GTT_STATUS		(1<<7)
4520
#define   CURSORA_INVALID_GTT_STATUS		(1<<6)
4521
#define   SPRITED_INVALID_GTT_STATUS		(1<<5)
4522
#define   SPRITEC_INVALID_GTT_STATUS		(1<<4)
4523
#define   PLANEB_INVALID_GTT_STATUS		(1<<3)
4524
#define   SPRITEB_INVALID_GTT_STATUS		(1<<2)
4525
#define   SPRITEA_INVALID_GTT_STATUS		(1<<1)
4526
#define   PLANEA_INVALID_GTT_STATUS		(1<<0)
4527
#define   DPINVGTT_STATUS_MASK			0xff
5060 serge 4528
#define   DPINVGTT_STATUS_MASK_CHV		0xfff
3031 serge 4529
 
6084 serge 4530
#define DSPARB			(dev_priv->info.display_mmio_offset + 0x70030)
2325 Serge 4531
#define   DSPARB_CSTART_MASK	(0x7f << 7)
4532
#define   DSPARB_CSTART_SHIFT	7
4533
#define   DSPARB_BSTART_MASK	(0x7f)
4534
#define   DSPARB_BSTART_SHIFT	0
4535
#define   DSPARB_BEND_SHIFT	9 /* on 855 */
4536
#define   DSPARB_AEND_SHIFT	0
6084 serge 4537
#define   DSPARB_SPRITEA_SHIFT_VLV	0
4538
#define   DSPARB_SPRITEA_MASK_VLV	(0xff << 0)
4539
#define   DSPARB_SPRITEB_SHIFT_VLV	8
4540
#define   DSPARB_SPRITEB_MASK_VLV	(0xff << 8)
4541
#define   DSPARB_SPRITEC_SHIFT_VLV	16
4542
#define   DSPARB_SPRITEC_MASK_VLV	(0xff << 16)
4543
#define   DSPARB_SPRITED_SHIFT_VLV	24
4544
#define   DSPARB_SPRITED_MASK_VLV	(0xff << 24)
4545
#define DSPARB2			(VLV_DISPLAY_BASE + 0x70060) /* vlv/chv */
4546
#define   DSPARB_SPRITEA_HI_SHIFT_VLV	0
4547
#define   DSPARB_SPRITEA_HI_MASK_VLV	(0x1 << 0)
4548
#define   DSPARB_SPRITEB_HI_SHIFT_VLV	4
4549
#define   DSPARB_SPRITEB_HI_MASK_VLV	(0x1 << 4)
4550
#define   DSPARB_SPRITEC_HI_SHIFT_VLV	8
4551
#define   DSPARB_SPRITEC_HI_MASK_VLV	(0x1 << 8)
4552
#define   DSPARB_SPRITED_HI_SHIFT_VLV	12
4553
#define   DSPARB_SPRITED_HI_MASK_VLV	(0x1 << 12)
4554
#define   DSPARB_SPRITEE_HI_SHIFT_VLV	16
4555
#define   DSPARB_SPRITEE_HI_MASK_VLV	(0x1 << 16)
4556
#define   DSPARB_SPRITEF_HI_SHIFT_VLV	20
4557
#define   DSPARB_SPRITEF_HI_MASK_VLV	(0x1 << 20)
4558
#define DSPARB3			(VLV_DISPLAY_BASE + 0x7006c) /* chv */
4559
#define   DSPARB_SPRITEE_SHIFT_VLV	0
4560
#define   DSPARB_SPRITEE_MASK_VLV	(0xff << 0)
4561
#define   DSPARB_SPRITEF_SHIFT_VLV	8
4562
#define   DSPARB_SPRITEF_MASK_VLV	(0xff << 8)
2325 Serge 4563
 
5354 serge 4564
/* pnv/gen4/g4x/vlv/chv */
5060 serge 4565
#define DSPFW1			(dev_priv->info.display_mmio_offset + 0x70034)
6084 serge 4566
#define   DSPFW_SR_SHIFT		23
4567
#define   DSPFW_SR_MASK			(0x1ff<<23)
4568
#define   DSPFW_CURSORB_SHIFT		16
4569
#define   DSPFW_CURSORB_MASK		(0x3f<<16)
4570
#define   DSPFW_PLANEB_SHIFT		8
4571
#define   DSPFW_PLANEB_MASK		(0x7f<<8)
5354 serge 4572
#define   DSPFW_PLANEB_MASK_VLV		(0xff<<8) /* vlv/chv */
4573
#define   DSPFW_PLANEA_SHIFT		0
4574
#define   DSPFW_PLANEA_MASK		(0x7f<<0)
4575
#define   DSPFW_PLANEA_MASK_VLV		(0xff<<0) /* vlv/chv */
5060 serge 4576
#define DSPFW2			(dev_priv->info.display_mmio_offset + 0x70038)
5354 serge 4577
#define   DSPFW_FBC_SR_EN		(1<<31)	  /* g4x */
4578
#define   DSPFW_FBC_SR_SHIFT		28
4579
#define   DSPFW_FBC_SR_MASK		(0x7<<28) /* g4x */
4580
#define   DSPFW_FBC_HPLL_SR_SHIFT	24
4581
#define   DSPFW_FBC_HPLL_SR_MASK	(0xf<<24) /* g4x */
4582
#define   DSPFW_SPRITEB_SHIFT		(16)
4583
#define   DSPFW_SPRITEB_MASK		(0x7f<<16) /* g4x */
4584
#define   DSPFW_SPRITEB_MASK_VLV	(0xff<<16) /* vlv/chv */
6084 serge 4585
#define   DSPFW_CURSORA_SHIFT		8
5354 serge 4586
#define   DSPFW_CURSORA_MASK		(0x3f<<8)
6084 serge 4587
#define   DSPFW_PLANEC_OLD_SHIFT	0
4588
#define   DSPFW_PLANEC_OLD_MASK		(0x7f<<0) /* pre-gen4 sprite C */
5354 serge 4589
#define   DSPFW_SPRITEA_SHIFT		0
4590
#define   DSPFW_SPRITEA_MASK		(0x7f<<0) /* g4x */
4591
#define   DSPFW_SPRITEA_MASK_VLV	(0xff<<0) /* vlv/chv */
5060 serge 4592
#define DSPFW3			(dev_priv->info.display_mmio_offset + 0x7003c)
6084 serge 4593
#define   DSPFW_HPLL_SR_EN		(1<<31)
5354 serge 4594
#define   PINEVIEW_SELF_REFRESH_EN	(1<<30)
6084 serge 4595
#define   DSPFW_CURSOR_SR_SHIFT		24
2325 Serge 4596
#define   DSPFW_CURSOR_SR_MASK		(0x3f<<24)
4597
#define   DSPFW_HPLL_CURSOR_SHIFT	16
4598
#define   DSPFW_HPLL_CURSOR_MASK	(0x3f<<16)
5354 serge 4599
#define   DSPFW_HPLL_SR_SHIFT		0
4600
#define   DSPFW_HPLL_SR_MASK		(0x1ff<<0)
2325 Serge 4601
 
5354 serge 4602
/* vlv/chv */
4603
#define DSPFW4			(VLV_DISPLAY_BASE + 0x70070)
4604
#define   DSPFW_SPRITEB_WM1_SHIFT	16
4605
#define   DSPFW_SPRITEB_WM1_MASK	(0xff<<16)
4606
#define   DSPFW_CURSORA_WM1_SHIFT	8
4607
#define   DSPFW_CURSORA_WM1_MASK	(0x3f<<8)
4608
#define   DSPFW_SPRITEA_WM1_SHIFT	0
4609
#define   DSPFW_SPRITEA_WM1_MASK	(0xff<<0)
4610
#define DSPFW5			(VLV_DISPLAY_BASE + 0x70074)
4611
#define   DSPFW_PLANEB_WM1_SHIFT	24
4612
#define   DSPFW_PLANEB_WM1_MASK		(0xff<<24)
4613
#define   DSPFW_PLANEA_WM1_SHIFT	16
4614
#define   DSPFW_PLANEA_WM1_MASK		(0xff<<16)
4615
#define   DSPFW_CURSORB_WM1_SHIFT	8
4616
#define   DSPFW_CURSORB_WM1_MASK	(0x3f<<8)
4617
#define   DSPFW_CURSOR_SR_WM1_SHIFT	0
4618
#define   DSPFW_CURSOR_SR_WM1_MASK	(0x3f<<0)
4619
#define DSPFW6			(VLV_DISPLAY_BASE + 0x70078)
4620
#define   DSPFW_SR_WM1_SHIFT		0
4621
#define   DSPFW_SR_WM1_MASK		(0x1ff<<0)
4622
#define DSPFW7			(VLV_DISPLAY_BASE + 0x7007c)
4623
#define DSPFW7_CHV		(VLV_DISPLAY_BASE + 0x700b4) /* wtf #1? */
4624
#define   DSPFW_SPRITED_WM1_SHIFT	24
4625
#define   DSPFW_SPRITED_WM1_MASK	(0xff<<24)
4626
#define   DSPFW_SPRITED_SHIFT		16
6084 serge 4627
#define   DSPFW_SPRITED_MASK_VLV	(0xff<<16)
5354 serge 4628
#define   DSPFW_SPRITEC_WM1_SHIFT	8
4629
#define   DSPFW_SPRITEC_WM1_MASK	(0xff<<8)
4630
#define   DSPFW_SPRITEC_SHIFT		0
6084 serge 4631
#define   DSPFW_SPRITEC_MASK_VLV	(0xff<<0)
5354 serge 4632
#define DSPFW8_CHV		(VLV_DISPLAY_BASE + 0x700b8)
4633
#define   DSPFW_SPRITEF_WM1_SHIFT	24
4634
#define   DSPFW_SPRITEF_WM1_MASK	(0xff<<24)
4635
#define   DSPFW_SPRITEF_SHIFT		16
6084 serge 4636
#define   DSPFW_SPRITEF_MASK_VLV	(0xff<<16)
5354 serge 4637
#define   DSPFW_SPRITEE_WM1_SHIFT	8
4638
#define   DSPFW_SPRITEE_WM1_MASK	(0xff<<8)
4639
#define   DSPFW_SPRITEE_SHIFT		0
6084 serge 4640
#define   DSPFW_SPRITEE_MASK_VLV	(0xff<<0)
5354 serge 4641
#define DSPFW9_CHV		(VLV_DISPLAY_BASE + 0x7007c) /* wtf #2? */
4642
#define   DSPFW_PLANEC_WM1_SHIFT	24
4643
#define   DSPFW_PLANEC_WM1_MASK		(0xff<<24)
4644
#define   DSPFW_PLANEC_SHIFT		16
6084 serge 4645
#define   DSPFW_PLANEC_MASK_VLV		(0xff<<16)
5354 serge 4646
#define   DSPFW_CURSORC_WM1_SHIFT	8
4647
#define   DSPFW_CURSORC_WM1_MASK	(0x3f<<16)
4648
#define   DSPFW_CURSORC_SHIFT		0
4649
#define   DSPFW_CURSORC_MASK		(0x3f<<0)
4650
 
4651
/* vlv/chv high order bits */
4652
#define DSPHOWM			(VLV_DISPLAY_BASE + 0x70064)
4653
#define   DSPFW_SR_HI_SHIFT		24
6084 serge 4654
#define   DSPFW_SR_HI_MASK		(3<<24) /* 2 bits for chv, 1 for vlv */
5354 serge 4655
#define   DSPFW_SPRITEF_HI_SHIFT	23
4656
#define   DSPFW_SPRITEF_HI_MASK		(1<<23)
4657
#define   DSPFW_SPRITEE_HI_SHIFT	22
4658
#define   DSPFW_SPRITEE_HI_MASK		(1<<22)
4659
#define   DSPFW_PLANEC_HI_SHIFT		21
4660
#define   DSPFW_PLANEC_HI_MASK		(1<<21)
4661
#define   DSPFW_SPRITED_HI_SHIFT	20
4662
#define   DSPFW_SPRITED_HI_MASK		(1<<20)
4663
#define   DSPFW_SPRITEC_HI_SHIFT	16
4664
#define   DSPFW_SPRITEC_HI_MASK		(1<<16)
4665
#define   DSPFW_PLANEB_HI_SHIFT		12
4666
#define   DSPFW_PLANEB_HI_MASK		(1<<12)
4667
#define   DSPFW_SPRITEB_HI_SHIFT	8
4668
#define   DSPFW_SPRITEB_HI_MASK		(1<<8)
4669
#define   DSPFW_SPRITEA_HI_SHIFT	4
4670
#define   DSPFW_SPRITEA_HI_MASK		(1<<4)
4671
#define   DSPFW_PLANEA_HI_SHIFT		0
4672
#define   DSPFW_PLANEA_HI_MASK		(1<<0)
4673
#define DSPHOWM1		(VLV_DISPLAY_BASE + 0x70068)
4674
#define   DSPFW_SR_WM1_HI_SHIFT		24
6084 serge 4675
#define   DSPFW_SR_WM1_HI_MASK		(3<<24) /* 2 bits for chv, 1 for vlv */
5354 serge 4676
#define   DSPFW_SPRITEF_WM1_HI_SHIFT	23
4677
#define   DSPFW_SPRITEF_WM1_HI_MASK	(1<<23)
4678
#define   DSPFW_SPRITEE_WM1_HI_SHIFT	22
4679
#define   DSPFW_SPRITEE_WM1_HI_MASK	(1<<22)
4680
#define   DSPFW_PLANEC_WM1_HI_SHIFT	21
4681
#define   DSPFW_PLANEC_WM1_HI_MASK	(1<<21)
4682
#define   DSPFW_SPRITED_WM1_HI_SHIFT	20
4683
#define   DSPFW_SPRITED_WM1_HI_MASK	(1<<20)
4684
#define   DSPFW_SPRITEC_WM1_HI_SHIFT	16
4685
#define   DSPFW_SPRITEC_WM1_HI_MASK	(1<<16)
4686
#define   DSPFW_PLANEB_WM1_HI_SHIFT	12
4687
#define   DSPFW_PLANEB_WM1_HI_MASK	(1<<12)
4688
#define   DSPFW_SPRITEB_WM1_HI_SHIFT	8
4689
#define   DSPFW_SPRITEB_WM1_HI_MASK	(1<<8)
4690
#define   DSPFW_SPRITEA_WM1_HI_SHIFT	4
4691
#define   DSPFW_SPRITEA_WM1_HI_MASK	(1<<4)
4692
#define   DSPFW_PLANEA_WM1_HI_SHIFT	0
4693
#define   DSPFW_PLANEA_WM1_HI_MASK	(1<<0)
4694
 
3031 serge 4695
/* drain latency register values*/
5354 serge 4696
#define VLV_DDL(pipe)			(VLV_DISPLAY_BASE + 0x70050 + 4 * (pipe))
4697
#define DDL_CURSOR_SHIFT		24
4698
#define DDL_SPRITE_SHIFT(sprite)	(8+8*(sprite))
4699
#define DDL_PLANE_SHIFT			0
6084 serge 4700
#define DDL_PRECISION_HIGH		(1<<7)
4701
#define DDL_PRECISION_LOW		(0<<7)
5354 serge 4702
#define DRAIN_LATENCY_MASK		0x7f
5060 serge 4703
 
6084 serge 4704
#define CBR1_VLV			(VLV_DISPLAY_BASE + 0x70400)
4705
#define  CBR_PND_DEADLINE_DISABLE	(1<<31)
4706
#define  CBR_PWM_CLOCK_MUX_SELECT	(1<<30)
4707
 
2325 Serge 4708
/* FIFO watermark sizes etc */
4709
#define G4X_FIFO_LINE_SIZE	64
4710
#define I915_FIFO_LINE_SIZE	64
4711
#define I830_FIFO_LINE_SIZE	32
4712
 
3031 serge 4713
#define VALLEYVIEW_FIFO_SIZE	255
2325 Serge 4714
#define G4X_FIFO_SIZE		127
4715
#define I965_FIFO_SIZE		512
4716
#define I945_FIFO_SIZE		127
4717
#define I915_FIFO_SIZE		95
4718
#define I855GM_FIFO_SIZE	127 /* In cachelines */
4719
#define I830_FIFO_SIZE		95
4720
 
3031 serge 4721
#define VALLEYVIEW_MAX_WM	0xff
2325 Serge 4722
#define G4X_MAX_WM		0x3f
4723
#define I915_MAX_WM		0x3f
4724
 
4725
#define PINEVIEW_DISPLAY_FIFO	512 /* in 64byte unit */
4726
#define PINEVIEW_FIFO_LINE_SIZE	64
4727
#define PINEVIEW_MAX_WM		0x1ff
4728
#define PINEVIEW_DFT_WM		0x3f
4729
#define PINEVIEW_DFT_HPLLOFF_WM	0
4730
#define PINEVIEW_GUARD_WM		10
4731
#define PINEVIEW_CURSOR_FIFO		64
4732
#define PINEVIEW_CURSOR_MAX_WM	0x3f
4733
#define PINEVIEW_CURSOR_DFT_WM	0
4734
#define PINEVIEW_CURSOR_GUARD_WM	5
4735
 
3031 serge 4736
#define VALLEYVIEW_CURSOR_MAX_WM 64
2325 Serge 4737
#define I965_CURSOR_FIFO	64
4738
#define I965_CURSOR_MAX_WM	32
4739
#define I965_CURSOR_DFT_WM	8
4740
 
5354 serge 4741
/* Watermark register definitions for SKL */
4742
#define CUR_WM_A_0		0x70140
4743
#define CUR_WM_B_0		0x71140
4744
#define PLANE_WM_1_A_0		0x70240
4745
#define PLANE_WM_1_B_0		0x71240
4746
#define PLANE_WM_2_A_0		0x70340
4747
#define PLANE_WM_2_B_0		0x71340
4748
#define PLANE_WM_TRANS_1_A_0	0x70268
4749
#define PLANE_WM_TRANS_1_B_0	0x71268
4750
#define PLANE_WM_TRANS_2_A_0	0x70368
4751
#define PLANE_WM_TRANS_2_B_0	0x71368
4752
#define CUR_WM_TRANS_A_0	0x70168
4753
#define CUR_WM_TRANS_B_0	0x71168
4754
#define   PLANE_WM_EN		(1 << 31)
4755
#define   PLANE_WM_LINES_SHIFT	14
4756
#define   PLANE_WM_LINES_MASK	0x1f
4757
#define   PLANE_WM_BLOCKS_MASK	0x3ff
4758
 
4759
#define CUR_WM_0(pipe) _PIPE(pipe, CUR_WM_A_0, CUR_WM_B_0)
4760
#define CUR_WM(pipe, level) (CUR_WM_0(pipe) + ((4) * (level)))
4761
#define CUR_WM_TRANS(pipe) _PIPE(pipe, CUR_WM_TRANS_A_0, CUR_WM_TRANS_B_0)
4762
 
4763
#define _PLANE_WM_1(pipe) _PIPE(pipe, PLANE_WM_1_A_0, PLANE_WM_1_B_0)
4764
#define _PLANE_WM_2(pipe) _PIPE(pipe, PLANE_WM_2_A_0, PLANE_WM_2_B_0)
4765
#define _PLANE_WM_BASE(pipe, plane)	\
4766
			_PLANE(plane, _PLANE_WM_1(pipe), _PLANE_WM_2(pipe))
4767
#define PLANE_WM(pipe, plane, level)	\
4768
			(_PLANE_WM_BASE(pipe, plane) + ((4) * (level)))
4769
#define _PLANE_WM_TRANS_1(pipe)	\
4770
			_PIPE(pipe, PLANE_WM_TRANS_1_A_0, PLANE_WM_TRANS_1_B_0)
4771
#define _PLANE_WM_TRANS_2(pipe)	\
4772
			_PIPE(pipe, PLANE_WM_TRANS_2_A_0, PLANE_WM_TRANS_2_B_0)
4773
#define PLANE_WM_TRANS(pipe, plane)	\
4774
		_PLANE(plane, _PLANE_WM_TRANS_1(pipe), _PLANE_WM_TRANS_2(pipe))
4775
 
2325 Serge 4776
/* define the Watermark register on Ironlake */
4777
#define WM0_PIPEA_ILK		0x45100
4560 Serge 4778
#define  WM0_PIPE_PLANE_MASK	(0xffff<<16)
2325 Serge 4779
#define  WM0_PIPE_PLANE_SHIFT	16
4560 Serge 4780
#define  WM0_PIPE_SPRITE_MASK	(0xff<<8)
2325 Serge 4781
#define  WM0_PIPE_SPRITE_SHIFT	8
4560 Serge 4782
#define  WM0_PIPE_CURSOR_MASK	(0xff)
2325 Serge 4783
 
4784
#define WM0_PIPEB_ILK		0x45104
2342 Serge 4785
#define WM0_PIPEC_IVB		0x45200
2325 Serge 4786
#define WM1_LP_ILK		0x45108
4787
#define  WM1_LP_SR_EN		(1<<31)
4788
#define  WM1_LP_LATENCY_SHIFT	24
4789
#define  WM1_LP_LATENCY_MASK	(0x7f<<24)
4790
#define  WM1_LP_FBC_MASK	(0xf<<20)
4791
#define  WM1_LP_FBC_SHIFT	20
4560 Serge 4792
#define  WM1_LP_FBC_SHIFT_BDW	19
4793
#define  WM1_LP_SR_MASK		(0x7ff<<8)
2325 Serge 4794
#define  WM1_LP_SR_SHIFT	8
4560 Serge 4795
#define  WM1_LP_CURSOR_MASK	(0xff)
2325 Serge 4796
#define WM2_LP_ILK		0x4510c
4797
#define  WM2_LP_EN		(1<<31)
4798
#define WM3_LP_ILK		0x45110
4799
#define  WM3_LP_EN		(1<<31)
4800
#define WM1S_LP_ILK		0x45120
2342 Serge 4801
#define WM2S_LP_IVB		0x45124
4802
#define WM3S_LP_IVB		0x45128
2325 Serge 4803
#define  WM1S_LP_EN		(1<<31)
4804
 
4104 Serge 4805
#define HSW_WM_LP_VAL(lat, fbc, pri, cur) \
4806
	(WM3_LP_EN | ((lat) << WM1_LP_LATENCY_SHIFT) | \
4807
	 ((fbc) << WM1_LP_FBC_SHIFT) | ((pri) << WM1_LP_SR_SHIFT) | (cur))
4808
 
2325 Serge 4809
/* Memory latency timer register */
4810
#define MLTR_ILK		0x11222
4811
#define  MLTR_WM1_SHIFT		0
4812
#define  MLTR_WM2_SHIFT		8
4813
/* the unit of memory self-refresh latency time is 0.5us */
4814
#define  ILK_SRLT_MASK		0x3f
4815
 
4816
 
4817
/* the address where we get all kinds of latency value */
4818
#define SSKPD			0x5d10
4819
#define SSKPD_WM_MASK		0x3f
4820
#define SSKPD_WM0_SHIFT		0
4821
#define SSKPD_WM1_SHIFT		8
4822
#define SSKPD_WM2_SHIFT		16
4823
#define SSKPD_WM3_SHIFT		24
4824
 
4825
/*
4826
 * The two pipe frame counter registers are not synchronized, so
4827
 * reading a stable value is somewhat tricky. The following code
4828
 * should work:
4829
 *
4830
 *  do {
4831
 *    high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
4832
 *             PIPE_FRAME_HIGH_SHIFT;
4833
 *    low1 =  ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
4834
 *             PIPE_FRAME_LOW_SHIFT);
4835
 *    high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
4836
 *             PIPE_FRAME_HIGH_SHIFT);
4837
 *  } while (high1 != high2);
4838
 *  frame = (high1 << 8) | low1;
4839
 */
4560 Serge 4840
#define _PIPEAFRAMEHIGH          0x70040
2325 Serge 4841
#define   PIPE_FRAME_HIGH_MASK    0x0000ffff
4842
#define   PIPE_FRAME_HIGH_SHIFT   0
4560 Serge 4843
#define _PIPEAFRAMEPIXEL         0x70044
2325 Serge 4844
#define   PIPE_FRAME_LOW_MASK     0xff000000
4845
#define   PIPE_FRAME_LOW_SHIFT    24
4846
#define   PIPE_PIXEL_MASK         0x00ffffff
4847
#define   PIPE_PIXEL_SHIFT        0
4848
/* GM45+ just has to be different */
6084 serge 4849
#define _PIPEA_FRMCOUNT_G4X	0x70040
4850
#define _PIPEA_FLIPCOUNT_G4X	0x70044
4851
#define PIPE_FRMCOUNT_G4X(pipe) _PIPE2(pipe, _PIPEA_FRMCOUNT_G4X)
4852
#define PIPE_FLIPCOUNT_G4X(pipe) _PIPE2(pipe, _PIPEA_FLIPCOUNT_G4X)
2325 Serge 4853
 
4854
/* Cursor A & B regs */
5060 serge 4855
#define _CURACNTR		0x70080
2325 Serge 4856
/* Old style CUR*CNTR flags (desktop 8xx) */
4857
#define   CURSOR_ENABLE		0x80000000
4858
#define   CURSOR_GAMMA_ENABLE	0x40000000
5354 serge 4859
#define   CURSOR_STRIDE_SHIFT	28
4860
#define   CURSOR_STRIDE(x)	((ffs(x)-9) << CURSOR_STRIDE_SHIFT) /* 256,512,1k,2k */
3480 Serge 4861
#define   CURSOR_PIPE_CSC_ENABLE (1<<24)
2325 Serge 4862
#define   CURSOR_FORMAT_SHIFT	24
4863
#define   CURSOR_FORMAT_MASK	(0x07 << CURSOR_FORMAT_SHIFT)
4864
#define   CURSOR_FORMAT_2C	(0x00 << CURSOR_FORMAT_SHIFT)
4865
#define   CURSOR_FORMAT_3C	(0x01 << CURSOR_FORMAT_SHIFT)
4866
#define   CURSOR_FORMAT_4C	(0x02 << CURSOR_FORMAT_SHIFT)
4867
#define   CURSOR_FORMAT_ARGB	(0x04 << CURSOR_FORMAT_SHIFT)
4868
#define   CURSOR_FORMAT_XRGB	(0x05 << CURSOR_FORMAT_SHIFT)
4869
/* New style CUR*CNTR flags */
4870
#define   CURSOR_MODE		0x27
4871
#define   CURSOR_MODE_DISABLE   0x00
5060 serge 4872
#define   CURSOR_MODE_128_32B_AX 0x02
4873
#define   CURSOR_MODE_256_32B_AX 0x03
2325 Serge 4874
#define   CURSOR_MODE_64_32B_AX 0x07
5060 serge 4875
#define   CURSOR_MODE_128_ARGB_AX ((1 << 5) | CURSOR_MODE_128_32B_AX)
4876
#define   CURSOR_MODE_256_ARGB_AX ((1 << 5) | CURSOR_MODE_256_32B_AX)
2325 Serge 4877
#define   CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
4878
#define   MCURSOR_PIPE_SELECT	(1 << 28)
4879
#define   MCURSOR_PIPE_A	0x00
4880
#define   MCURSOR_PIPE_B	(1 << 28)
4881
#define   MCURSOR_GAMMA_ENABLE  (1 << 26)
5354 serge 4882
#define   CURSOR_ROTATE_180	(1<<15)
4104 Serge 4883
#define   CURSOR_TRICKLE_FEED_DISABLE	(1 << 14)
5060 serge 4884
#define _CURABASE		0x70084
4885
#define _CURAPOS		0x70088
2325 Serge 4886
#define   CURSOR_POS_MASK       0x007FF
4887
#define   CURSOR_POS_SIGN       0x8000
4888
#define   CURSOR_X_SHIFT        0
4889
#define   CURSOR_Y_SHIFT        16
4890
#define CURSIZE			0x700a0
5060 serge 4891
#define _CURBCNTR		0x700c0
4892
#define _CURBBASE		0x700c4
4893
#define _CURBPOS		0x700c8
2325 Serge 4894
 
2342 Serge 4895
#define _CURBCNTR_IVB		0x71080
4896
#define _CURBBASE_IVB		0x71084
4897
#define _CURBPOS_IVB		0x71088
4898
 
5060 serge 4899
#define _CURSOR2(pipe, reg) (dev_priv->info.cursor_offsets[(pipe)] - \
4900
	dev_priv->info.cursor_offsets[PIPE_A] + (reg) + \
4901
	dev_priv->info.display_mmio_offset)
2325 Serge 4902
 
5060 serge 4903
#define CURCNTR(pipe) _CURSOR2(pipe, _CURACNTR)
4904
#define CURBASE(pipe) _CURSOR2(pipe, _CURABASE)
4905
#define CURPOS(pipe) _CURSOR2(pipe, _CURAPOS)
2342 Serge 4906
 
5060 serge 4907
#define CURSOR_A_OFFSET 0x70080
4908
#define CURSOR_B_OFFSET 0x700c0
4909
#define CHV_CURSOR_C_OFFSET 0x700e0
4910
#define IVB_CURSOR_B_OFFSET 0x71080
4911
#define IVB_CURSOR_C_OFFSET 0x72080
4912
 
2325 Serge 4913
/* Display A control */
5060 serge 4914
#define _DSPACNTR				0x70180
2325 Serge 4915
#define   DISPLAY_PLANE_ENABLE			(1<<31)
4916
#define   DISPLAY_PLANE_DISABLE			0
4917
#define   DISPPLANE_GAMMA_ENABLE		(1<<30)
4918
#define   DISPPLANE_GAMMA_DISABLE		0
4919
#define   DISPPLANE_PIXFORMAT_MASK		(0xf<<26)
3243 Serge 4920
#define   DISPPLANE_YUV422			(0x0<<26)
2325 Serge 4921
#define   DISPPLANE_8BPP			(0x2<<26)
3243 Serge 4922
#define   DISPPLANE_BGRA555			(0x3<<26)
4923
#define   DISPPLANE_BGRX555			(0x4<<26)
4924
#define   DISPPLANE_BGRX565			(0x5<<26)
4925
#define   DISPPLANE_BGRX888			(0x6<<26)
4926
#define   DISPPLANE_BGRA888			(0x7<<26)
4927
#define   DISPPLANE_RGBX101010			(0x8<<26)
4928
#define   DISPPLANE_RGBA101010			(0x9<<26)
4929
#define   DISPPLANE_BGRX101010			(0xa<<26)
4930
#define   DISPPLANE_RGBX161616			(0xc<<26)
4931
#define   DISPPLANE_RGBX888			(0xe<<26)
4932
#define   DISPPLANE_RGBA888			(0xf<<26)
2325 Serge 4933
#define   DISPPLANE_STEREO_ENABLE		(1<<25)
4934
#define   DISPPLANE_STEREO_DISABLE		0
3480 Serge 4935
#define   DISPPLANE_PIPE_CSC_ENABLE		(1<<24)
2325 Serge 4936
#define   DISPPLANE_SEL_PIPE_SHIFT		24
4937
#define   DISPPLANE_SEL_PIPE_MASK		(3<
4938
#define   DISPPLANE_SEL_PIPE_A			0
4939
#define   DISPPLANE_SEL_PIPE_B			(1<
4940
#define   DISPPLANE_SRC_KEY_ENABLE		(1<<22)
4941
#define   DISPPLANE_SRC_KEY_DISABLE		0
4942
#define   DISPPLANE_LINE_DOUBLE			(1<<20)
4943
#define   DISPPLANE_NO_LINE_DOUBLE		0
4944
#define   DISPPLANE_STEREO_POLARITY_FIRST	0
4945
#define   DISPPLANE_STEREO_POLARITY_SECOND	(1<<18)
5354 serge 4946
#define   DISPPLANE_ALPHA_PREMULTIPLY		(1<<16) /* CHV pipe B */
4947
#define   DISPPLANE_ROTATE_180			(1<<15)
2325 Serge 4948
#define   DISPPLANE_TRICKLE_FEED_DISABLE	(1<<14) /* Ironlake */
4949
#define   DISPPLANE_TILED			(1<<10)
5354 serge 4950
#define   DISPPLANE_MIRROR			(1<<8) /* CHV pipe B */
5060 serge 4951
#define _DSPAADDR				0x70184
4952
#define _DSPASTRIDE				0x70188
4953
#define _DSPAPOS				0x7018C /* reserved */
4954
#define _DSPASIZE				0x70190
4955
#define _DSPASURF				0x7019C /* 965+ only */
4956
#define _DSPATILEOFF				0x701A4 /* 965+ only */
4957
#define _DSPAOFFSET				0x701A4 /* HSW */
4958
#define _DSPASURFLIVE				0x701AC
2325 Serge 4959
 
5060 serge 4960
#define DSPCNTR(plane) _PIPE2(plane, _DSPACNTR)
4961
#define DSPADDR(plane) _PIPE2(plane, _DSPAADDR)
4962
#define DSPSTRIDE(plane) _PIPE2(plane, _DSPASTRIDE)
4963
#define DSPPOS(plane) _PIPE2(plane, _DSPAPOS)
4964
#define DSPSIZE(plane) _PIPE2(plane, _DSPASIZE)
4965
#define DSPSURF(plane) _PIPE2(plane, _DSPASURF)
4966
#define DSPTILEOFF(plane) _PIPE2(plane, _DSPATILEOFF)
3031 serge 4967
#define DSPLINOFF(plane) DSPADDR(plane)
5060 serge 4968
#define DSPOFFSET(plane) _PIPE2(plane, _DSPAOFFSET)
4969
#define DSPSURFLIVE(plane) _PIPE2(plane, _DSPASURFLIVE)
2325 Serge 4970
 
5354 serge 4971
/* CHV pipe B blender and primary plane */
4972
#define _CHV_BLEND_A		0x60a00
4973
#define   CHV_BLEND_LEGACY		(0<<30)
4974
#define   CHV_BLEND_ANDROID		(1<<30)
4975
#define   CHV_BLEND_MPO			(2<<30)
4976
#define   CHV_BLEND_MASK		(3<<30)
4977
#define _CHV_CANVAS_A		0x60a04
4978
#define _PRIMPOS_A		0x60a08
4979
#define _PRIMSIZE_A		0x60a0c
4980
#define _PRIMCNSTALPHA_A	0x60a10
4981
#define   PRIM_CONST_ALPHA_ENABLE	(1<<31)
4982
 
4983
#define CHV_BLEND(pipe) _TRANSCODER2(pipe, _CHV_BLEND_A)
4984
#define CHV_CANVAS(pipe) _TRANSCODER2(pipe, _CHV_CANVAS_A)
4985
#define PRIMPOS(plane) _TRANSCODER2(plane, _PRIMPOS_A)
4986
#define PRIMSIZE(plane) _TRANSCODER2(plane, _PRIMSIZE_A)
4987
#define PRIMCNSTALPHA(plane) _TRANSCODER2(plane, _PRIMCNSTALPHA_A)
4988
 
3031 serge 4989
/* Display/Sprite base address macros */
4990
#define DISP_BASEADDR_MASK	(0xfffff000)
4991
#define I915_LO_DISPBASE(val)	(val & ~DISP_BASEADDR_MASK)
4992
#define I915_HI_DISPBASE(val)	(val & DISP_BASEADDR_MASK)
4993
 
6084 serge 4994
/*
4995
 * VBIOS flags
4996
 * gen2:
4997
 * [00:06] alm,mgm
4998
 * [10:16] all
4999
 * [30:32] alm,mgm
5000
 * gen3+:
5001
 * [00:0f] all
5002
 * [10:1f] all
5003
 * [30:32] all
5004
 */
5005
#define SWF0(i)	(dev_priv->info.display_mmio_offset + 0x70410 + (i) * 4)
5006
#define SWF1(i)	(dev_priv->info.display_mmio_offset + 0x71410 + (i) * 4)
5007
#define SWF3(i)	(dev_priv->info.display_mmio_offset + 0x72414 + (i) * 4)
2325 Serge 5008
 
5009
/* Pipe B */
5060 serge 5010
#define _PIPEBDSL		(dev_priv->info.display_mmio_offset + 0x71000)
5011
#define _PIPEBCONF		(dev_priv->info.display_mmio_offset + 0x71008)
5012
#define _PIPEBSTAT		(dev_priv->info.display_mmio_offset + 0x71024)
4560 Serge 5013
#define _PIPEBFRAMEHIGH		0x71040
5014
#define _PIPEBFRAMEPIXEL	0x71044
6084 serge 5015
#define _PIPEB_FRMCOUNT_G4X	(dev_priv->info.display_mmio_offset + 0x71040)
5016
#define _PIPEB_FLIPCOUNT_G4X	(dev_priv->info.display_mmio_offset + 0x71044)
2325 Serge 5017
 
5018
 
5019
/* Display B control */
5060 serge 5020
#define _DSPBCNTR		(dev_priv->info.display_mmio_offset + 0x71180)
2325 Serge 5021
#define   DISPPLANE_ALPHA_TRANS_ENABLE		(1<<15)
5022
#define   DISPPLANE_ALPHA_TRANS_DISABLE		0
5023
#define   DISPPLANE_SPRITE_ABOVE_DISPLAY	0
5024
#define   DISPPLANE_SPRITE_ABOVE_OVERLAY	(1)
5060 serge 5025
#define _DSPBADDR		(dev_priv->info.display_mmio_offset + 0x71184)
5026
#define _DSPBSTRIDE		(dev_priv->info.display_mmio_offset + 0x71188)
5027
#define _DSPBPOS		(dev_priv->info.display_mmio_offset + 0x7118C)
5028
#define _DSPBSIZE		(dev_priv->info.display_mmio_offset + 0x71190)
5029
#define _DSPBSURF		(dev_priv->info.display_mmio_offset + 0x7119C)
5030
#define _DSPBTILEOFF		(dev_priv->info.display_mmio_offset + 0x711A4)
5031
#define _DSPBOFFSET		(dev_priv->info.display_mmio_offset + 0x711A4)
5032
#define _DSPBSURFLIVE		(dev_priv->info.display_mmio_offset + 0x711AC)
2325 Serge 5033
 
2342 Serge 5034
/* Sprite A control */
5035
#define _DVSACNTR		0x72180
5036
#define   DVS_ENABLE		(1<<31)
5037
#define   DVS_GAMMA_ENABLE	(1<<30)
5038
#define   DVS_PIXFORMAT_MASK	(3<<25)
5039
#define   DVS_FORMAT_YUV422	(0<<25)
5040
#define   DVS_FORMAT_RGBX101010	(1<<25)
5041
#define   DVS_FORMAT_RGBX888	(2<<25)
5042
#define   DVS_FORMAT_RGBX161616	(3<<25)
3480 Serge 5043
#define   DVS_PIPE_CSC_ENABLE   (1<<24)
2342 Serge 5044
#define   DVS_SOURCE_KEY	(1<<22)
3031 serge 5045
#define   DVS_RGB_ORDER_XBGR	(1<<20)
2342 Serge 5046
#define   DVS_YUV_BYTE_ORDER_MASK (3<<16)
5047
#define   DVS_YUV_ORDER_YUYV	(0<<16)
5048
#define   DVS_YUV_ORDER_UYVY	(1<<16)
5049
#define   DVS_YUV_ORDER_YVYU	(2<<16)
5050
#define   DVS_YUV_ORDER_VYUY	(3<<16)
5354 serge 5051
#define   DVS_ROTATE_180	(1<<15)
2342 Serge 5052
#define   DVS_DEST_KEY		(1<<2)
5053
#define   DVS_TRICKLE_FEED_DISABLE (1<<14)
5054
#define   DVS_TILED		(1<<10)
5055
#define _DVSALINOFF		0x72184
5056
#define _DVSASTRIDE		0x72188
5057
#define _DVSAPOS		0x7218c
5058
#define _DVSASIZE		0x72190
5059
#define _DVSAKEYVAL		0x72194
5060
#define _DVSAKEYMSK		0x72198
5061
#define _DVSASURF		0x7219c
5062
#define _DVSAKEYMAXVAL		0x721a0
5063
#define _DVSATILEOFF		0x721a4
5064
#define _DVSASURFLIVE		0x721ac
5065
#define _DVSASCALE		0x72204
5066
#define   DVS_SCALE_ENABLE	(1<<31)
5067
#define   DVS_FILTER_MASK	(3<<29)
5068
#define   DVS_FILTER_MEDIUM	(0<<29)
5069
#define   DVS_FILTER_ENHANCING	(1<<29)
5070
#define   DVS_FILTER_SOFTENING	(2<<29)
5071
#define   DVS_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
5072
#define   DVS_VERTICAL_OFFSET_ENABLE (1<<27)
5073
#define _DVSAGAMC		0x72300
5074
 
5075
#define _DVSBCNTR		0x73180
5076
#define _DVSBLINOFF		0x73184
5077
#define _DVSBSTRIDE		0x73188
5078
#define _DVSBPOS		0x7318c
5079
#define _DVSBSIZE		0x73190
5080
#define _DVSBKEYVAL		0x73194
5081
#define _DVSBKEYMSK		0x73198
5082
#define _DVSBSURF		0x7319c
5083
#define _DVSBKEYMAXVAL		0x731a0
5084
#define _DVSBTILEOFF		0x731a4
5085
#define _DVSBSURFLIVE		0x731ac
5086
#define _DVSBSCALE		0x73204
5087
#define _DVSBGAMC		0x73300
5088
 
5089
#define DVSCNTR(pipe) _PIPE(pipe, _DVSACNTR, _DVSBCNTR)
5090
#define DVSLINOFF(pipe) _PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
5091
#define DVSSTRIDE(pipe) _PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
5092
#define DVSPOS(pipe) _PIPE(pipe, _DVSAPOS, _DVSBPOS)
5093
#define DVSSURF(pipe) _PIPE(pipe, _DVSASURF, _DVSBSURF)
5094
#define DVSKEYMAX(pipe) _PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
5095
#define DVSSIZE(pipe) _PIPE(pipe, _DVSASIZE, _DVSBSIZE)
5096
#define DVSSCALE(pipe) _PIPE(pipe, _DVSASCALE, _DVSBSCALE)
5097
#define DVSTILEOFF(pipe) _PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
5098
#define DVSKEYVAL(pipe) _PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
5099
#define DVSKEYMSK(pipe) _PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
3243 Serge 5100
#define DVSSURFLIVE(pipe) _PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE)
2342 Serge 5101
 
5102
#define _SPRA_CTL		0x70280
5103
#define   SPRITE_ENABLE			(1<<31)
5104
#define   SPRITE_GAMMA_ENABLE		(1<<30)
5105
#define   SPRITE_PIXFORMAT_MASK		(7<<25)
5106
#define   SPRITE_FORMAT_YUV422		(0<<25)
5107
#define   SPRITE_FORMAT_RGBX101010	(1<<25)
5108
#define   SPRITE_FORMAT_RGBX888		(2<<25)
5109
#define   SPRITE_FORMAT_RGBX161616	(3<<25)
5110
#define   SPRITE_FORMAT_YUV444		(4<<25)
5111
#define   SPRITE_FORMAT_XR_BGR101010	(5<<25) /* Extended range */
3480 Serge 5112
#define   SPRITE_PIPE_CSC_ENABLE	(1<<24)
2342 Serge 5113
#define   SPRITE_SOURCE_KEY		(1<<22)
5114
#define   SPRITE_RGB_ORDER_RGBX		(1<<20) /* only for 888 and 161616 */
5115
#define   SPRITE_YUV_TO_RGB_CSC_DISABLE	(1<<19)
5116
#define   SPRITE_YUV_CSC_FORMAT_BT709	(1<<18) /* 0 is BT601 */
5117
#define   SPRITE_YUV_BYTE_ORDER_MASK	(3<<16)
5118
#define   SPRITE_YUV_ORDER_YUYV		(0<<16)
5119
#define   SPRITE_YUV_ORDER_UYVY		(1<<16)
5120
#define   SPRITE_YUV_ORDER_YVYU		(2<<16)
5121
#define   SPRITE_YUV_ORDER_VYUY		(3<<16)
5354 serge 5122
#define   SPRITE_ROTATE_180		(1<<15)
2342 Serge 5123
#define   SPRITE_TRICKLE_FEED_DISABLE	(1<<14)
5124
#define   SPRITE_INT_GAMMA_ENABLE	(1<<13)
5125
#define   SPRITE_TILED			(1<<10)
5126
#define   SPRITE_DEST_KEY		(1<<2)
5127
#define _SPRA_LINOFF		0x70284
5128
#define _SPRA_STRIDE		0x70288
5129
#define _SPRA_POS		0x7028c
5130
#define _SPRA_SIZE		0x70290
5131
#define _SPRA_KEYVAL		0x70294
5132
#define _SPRA_KEYMSK		0x70298
5133
#define _SPRA_SURF		0x7029c
5134
#define _SPRA_KEYMAX		0x702a0
5135
#define _SPRA_TILEOFF		0x702a4
3243 Serge 5136
#define _SPRA_OFFSET		0x702a4
5137
#define _SPRA_SURFLIVE		0x702ac
2342 Serge 5138
#define _SPRA_SCALE		0x70304
5139
#define   SPRITE_SCALE_ENABLE	(1<<31)
5140
#define   SPRITE_FILTER_MASK	(3<<29)
5141
#define   SPRITE_FILTER_MEDIUM	(0<<29)
5142
#define   SPRITE_FILTER_ENHANCING	(1<<29)
5143
#define   SPRITE_FILTER_SOFTENING	(2<<29)
5144
#define   SPRITE_VERTICAL_OFFSET_HALF	(1<<28) /* must be enabled below */
5145
#define   SPRITE_VERTICAL_OFFSET_ENABLE	(1<<27)
5146
#define _SPRA_GAMC		0x70400
5147
 
5148
#define _SPRB_CTL		0x71280
5149
#define _SPRB_LINOFF		0x71284
5150
#define _SPRB_STRIDE		0x71288
5151
#define _SPRB_POS		0x7128c
5152
#define _SPRB_SIZE		0x71290
5153
#define _SPRB_KEYVAL		0x71294
5154
#define _SPRB_KEYMSK		0x71298
5155
#define _SPRB_SURF		0x7129c
5156
#define _SPRB_KEYMAX		0x712a0
5157
#define _SPRB_TILEOFF		0x712a4
3243 Serge 5158
#define _SPRB_OFFSET		0x712a4
5159
#define _SPRB_SURFLIVE		0x712ac
2342 Serge 5160
#define _SPRB_SCALE		0x71304
5161
#define _SPRB_GAMC		0x71400
5162
 
5163
#define SPRCTL(pipe) _PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
5164
#define SPRLINOFF(pipe) _PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
5165
#define SPRSTRIDE(pipe) _PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
5166
#define SPRPOS(pipe) _PIPE(pipe, _SPRA_POS, _SPRB_POS)
5167
#define SPRSIZE(pipe) _PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
5168
#define SPRKEYVAL(pipe) _PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
5169
#define SPRKEYMSK(pipe) _PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
5170
#define SPRSURF(pipe) _PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
5171
#define SPRKEYMAX(pipe) _PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
5172
#define SPRTILEOFF(pipe) _PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
3243 Serge 5173
#define SPROFFSET(pipe) _PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET)
2342 Serge 5174
#define SPRSCALE(pipe) _PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
5175
#define SPRGAMC(pipe) _PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC)
3243 Serge 5176
#define SPRSURFLIVE(pipe) _PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE)
2342 Serge 5177
 
4104 Serge 5178
#define _SPACNTR		(VLV_DISPLAY_BASE + 0x72180)
3746 Serge 5179
#define   SP_ENABLE			(1<<31)
4560 Serge 5180
#define   SP_GAMMA_ENABLE		(1<<30)
3746 Serge 5181
#define   SP_PIXFORMAT_MASK		(0xf<<26)
5182
#define   SP_FORMAT_YUV422		(0<<26)
5183
#define   SP_FORMAT_BGR565		(5<<26)
5184
#define   SP_FORMAT_BGRX8888		(6<<26)
5185
#define   SP_FORMAT_BGRA8888		(7<<26)
5186
#define   SP_FORMAT_RGBX1010102		(8<<26)
5187
#define   SP_FORMAT_RGBA1010102		(9<<26)
5188
#define   SP_FORMAT_RGBX8888		(0xe<<26)
5189
#define   SP_FORMAT_RGBA8888		(0xf<<26)
5354 serge 5190
#define   SP_ALPHA_PREMULTIPLY		(1<<23) /* CHV pipe B */
3746 Serge 5191
#define   SP_SOURCE_KEY			(1<<22)
5192
#define   SP_YUV_BYTE_ORDER_MASK	(3<<16)
5193
#define   SP_YUV_ORDER_YUYV		(0<<16)
5194
#define   SP_YUV_ORDER_UYVY		(1<<16)
5195
#define   SP_YUV_ORDER_YVYU		(2<<16)
5196
#define   SP_YUV_ORDER_VYUY		(3<<16)
5354 serge 5197
#define   SP_ROTATE_180			(1<<15)
3746 Serge 5198
#define   SP_TILED			(1<<10)
5354 serge 5199
#define   SP_MIRROR			(1<<8) /* CHV pipe B */
4104 Serge 5200
#define _SPALINOFF		(VLV_DISPLAY_BASE + 0x72184)
5201
#define _SPASTRIDE		(VLV_DISPLAY_BASE + 0x72188)
5202
#define _SPAPOS			(VLV_DISPLAY_BASE + 0x7218c)
5203
#define _SPASIZE		(VLV_DISPLAY_BASE + 0x72190)
5204
#define _SPAKEYMINVAL		(VLV_DISPLAY_BASE + 0x72194)
5205
#define _SPAKEYMSK		(VLV_DISPLAY_BASE + 0x72198)
5206
#define _SPASURF		(VLV_DISPLAY_BASE + 0x7219c)
5207
#define _SPAKEYMAXVAL		(VLV_DISPLAY_BASE + 0x721a0)
5208
#define _SPATILEOFF		(VLV_DISPLAY_BASE + 0x721a4)
5209
#define _SPACONSTALPHA		(VLV_DISPLAY_BASE + 0x721a8)
5354 serge 5210
#define   SP_CONST_ALPHA_ENABLE		(1<<31)
4104 Serge 5211
#define _SPAGAMC		(VLV_DISPLAY_BASE + 0x721f4)
3746 Serge 5212
 
4104 Serge 5213
#define _SPBCNTR		(VLV_DISPLAY_BASE + 0x72280)
5214
#define _SPBLINOFF		(VLV_DISPLAY_BASE + 0x72284)
5215
#define _SPBSTRIDE		(VLV_DISPLAY_BASE + 0x72288)
5216
#define _SPBPOS			(VLV_DISPLAY_BASE + 0x7228c)
5217
#define _SPBSIZE		(VLV_DISPLAY_BASE + 0x72290)
5218
#define _SPBKEYMINVAL		(VLV_DISPLAY_BASE + 0x72294)
5219
#define _SPBKEYMSK		(VLV_DISPLAY_BASE + 0x72298)
5220
#define _SPBSURF		(VLV_DISPLAY_BASE + 0x7229c)
5221
#define _SPBKEYMAXVAL		(VLV_DISPLAY_BASE + 0x722a0)
5222
#define _SPBTILEOFF		(VLV_DISPLAY_BASE + 0x722a4)
5223
#define _SPBCONSTALPHA		(VLV_DISPLAY_BASE + 0x722a8)
5224
#define _SPBGAMC		(VLV_DISPLAY_BASE + 0x722f4)
3746 Serge 5225
 
6084 serge 5226
#define SPCNTR(pipe, plane) _PIPE((pipe) * 2 + (plane), _SPACNTR, _SPBCNTR)
5227
#define SPLINOFF(pipe, plane) _PIPE((pipe) * 2 + (plane), _SPALINOFF, _SPBLINOFF)
5228
#define SPSTRIDE(pipe, plane) _PIPE((pipe) * 2 + (plane), _SPASTRIDE, _SPBSTRIDE)
5229
#define SPPOS(pipe, plane) _PIPE((pipe) * 2 + (plane), _SPAPOS, _SPBPOS)
5230
#define SPSIZE(pipe, plane) _PIPE((pipe) * 2 + (plane), _SPASIZE, _SPBSIZE)
5231
#define SPKEYMINVAL(pipe, plane) _PIPE((pipe) * 2 + (plane), _SPAKEYMINVAL, _SPBKEYMINVAL)
5232
#define SPKEYMSK(pipe, plane) _PIPE((pipe) * 2 + (plane), _SPAKEYMSK, _SPBKEYMSK)
5233
#define SPSURF(pipe, plane) _PIPE((pipe) * 2 + (plane), _SPASURF, _SPBSURF)
5234
#define SPKEYMAXVAL(pipe, plane) _PIPE((pipe) * 2 + (plane), _SPAKEYMAXVAL, _SPBKEYMAXVAL)
5235
#define SPTILEOFF(pipe, plane) _PIPE((pipe) * 2 + (plane), _SPATILEOFF, _SPBTILEOFF)
5236
#define SPCONSTALPHA(pipe, plane) _PIPE((pipe) * 2 + (plane), _SPACONSTALPHA, _SPBCONSTALPHA)
5237
#define SPGAMC(pipe, plane) _PIPE((pipe) * 2 + (plane), _SPAGAMC, _SPBGAMC)
3746 Serge 5238
 
5354 serge 5239
/*
5240
 * CHV pipe B sprite CSC
5241
 *
5242
 * |cr|   |c0 c1 c2|   |cr + cr_ioff|   |cr_ooff|
5243
 * |yg| = |c3 c4 c5| x |yg + yg_ioff| + |yg_ooff|
5244
 * |cb|   |c6 c7 c8|   |cb + cr_ioff|   |cb_ooff|
5245
 */
5246
#define SPCSCYGOFF(sprite)	(VLV_DISPLAY_BASE + 0x6d900 + (sprite) * 0x1000)
5247
#define SPCSCCBOFF(sprite)	(VLV_DISPLAY_BASE + 0x6d904 + (sprite) * 0x1000)
5248
#define SPCSCCROFF(sprite)	(VLV_DISPLAY_BASE + 0x6d908 + (sprite) * 0x1000)
5249
#define  SPCSC_OOFF(x)		(((x) & 0x7ff) << 16) /* s11 */
5250
#define  SPCSC_IOFF(x)		(((x) & 0x7ff) << 0) /* s11 */
5251
 
5252
#define SPCSCC01(sprite)	(VLV_DISPLAY_BASE + 0x6d90c + (sprite) * 0x1000)
5253
#define SPCSCC23(sprite)	(VLV_DISPLAY_BASE + 0x6d910 + (sprite) * 0x1000)
5254
#define SPCSCC45(sprite)	(VLV_DISPLAY_BASE + 0x6d914 + (sprite) * 0x1000)
5255
#define SPCSCC67(sprite)	(VLV_DISPLAY_BASE + 0x6d918 + (sprite) * 0x1000)
5256
#define SPCSCC8(sprite)		(VLV_DISPLAY_BASE + 0x6d91c + (sprite) * 0x1000)
5257
#define  SPCSC_C1(x)		(((x) & 0x7fff) << 16) /* s3.12 */
5258
#define  SPCSC_C0(x)		(((x) & 0x7fff) << 0) /* s3.12 */
5259
 
5260
#define SPCSCYGICLAMP(sprite)	(VLV_DISPLAY_BASE + 0x6d920 + (sprite) * 0x1000)
5261
#define SPCSCCBICLAMP(sprite)	(VLV_DISPLAY_BASE + 0x6d924 + (sprite) * 0x1000)
5262
#define SPCSCCRICLAMP(sprite)	(VLV_DISPLAY_BASE + 0x6d928 + (sprite) * 0x1000)
5263
#define  SPCSC_IMAX(x)		(((x) & 0x7ff) << 16) /* s11 */
5264
#define  SPCSC_IMIN(x)		(((x) & 0x7ff) << 0) /* s11 */
5265
 
5266
#define SPCSCYGOCLAMP(sprite)	(VLV_DISPLAY_BASE + 0x6d92c + (sprite) * 0x1000)
5267
#define SPCSCCBOCLAMP(sprite)	(VLV_DISPLAY_BASE + 0x6d930 + (sprite) * 0x1000)
5268
#define SPCSCCROCLAMP(sprite)	(VLV_DISPLAY_BASE + 0x6d934 + (sprite) * 0x1000)
5269
#define  SPCSC_OMAX(x)		((x) << 16) /* u10 */
5270
#define  SPCSC_OMIN(x)		((x) << 0) /* u10 */
5271
 
5272
/* Skylake plane registers */
5273
 
5274
#define _PLANE_CTL_1_A				0x70180
5275
#define _PLANE_CTL_2_A				0x70280
5276
#define _PLANE_CTL_3_A				0x70380
5277
#define   PLANE_CTL_ENABLE			(1 << 31)
5278
#define   PLANE_CTL_PIPE_GAMMA_ENABLE		(1 << 30)
5279
#define   PLANE_CTL_FORMAT_MASK			(0xf << 24)
5280
#define   PLANE_CTL_FORMAT_YUV422		(  0 << 24)
5281
#define   PLANE_CTL_FORMAT_NV12			(  1 << 24)
5282
#define   PLANE_CTL_FORMAT_XRGB_2101010		(  2 << 24)
5283
#define   PLANE_CTL_FORMAT_XRGB_8888		(  4 << 24)
5284
#define   PLANE_CTL_FORMAT_XRGB_16161616F	(  6 << 24)
5285
#define   PLANE_CTL_FORMAT_AYUV			(  8 << 24)
5286
#define   PLANE_CTL_FORMAT_INDEXED		( 12 << 24)
5287
#define   PLANE_CTL_FORMAT_RGB_565		( 14 << 24)
5288
#define   PLANE_CTL_PIPE_CSC_ENABLE		(1 << 23)
5289
#define   PLANE_CTL_KEY_ENABLE_MASK		(0x3 << 21)
5290
#define   PLANE_CTL_KEY_ENABLE_SOURCE		(  1 << 21)
5291
#define   PLANE_CTL_KEY_ENABLE_DESTINATION	(  2 << 21)
5292
#define   PLANE_CTL_ORDER_BGRX			(0 << 20)
5293
#define   PLANE_CTL_ORDER_RGBX			(1 << 20)
5294
#define   PLANE_CTL_YUV422_ORDER_MASK		(0x3 << 16)
5295
#define   PLANE_CTL_YUV422_YUYV			(  0 << 16)
5296
#define   PLANE_CTL_YUV422_UYVY			(  1 << 16)
5297
#define   PLANE_CTL_YUV422_YVYU			(  2 << 16)
5298
#define   PLANE_CTL_YUV422_VYUY			(  3 << 16)
5299
#define   PLANE_CTL_DECOMPRESSION_ENABLE	(1 << 15)
5300
#define   PLANE_CTL_TRICKLE_FEED_DISABLE	(1 << 14)
5301
#define   PLANE_CTL_PLANE_GAMMA_DISABLE		(1 << 13)
5302
#define   PLANE_CTL_TILED_MASK			(0x7 << 10)
5303
#define   PLANE_CTL_TILED_LINEAR		(  0 << 10)
5304
#define   PLANE_CTL_TILED_X			(  1 << 10)
5305
#define   PLANE_CTL_TILED_Y			(  4 << 10)
5306
#define   PLANE_CTL_TILED_YF			(  5 << 10)
5307
#define   PLANE_CTL_ALPHA_MASK			(0x3 << 4)
5308
#define   PLANE_CTL_ALPHA_DISABLE		(  0 << 4)
5309
#define   PLANE_CTL_ALPHA_SW_PREMULTIPLY	(  2 << 4)
5310
#define   PLANE_CTL_ALPHA_HW_PREMULTIPLY	(  3 << 4)
5311
#define   PLANE_CTL_ROTATE_MASK			0x3
5312
#define   PLANE_CTL_ROTATE_0			0x0
6084 serge 5313
#define   PLANE_CTL_ROTATE_90			0x1
5354 serge 5314
#define   PLANE_CTL_ROTATE_180			0x2
6084 serge 5315
#define   PLANE_CTL_ROTATE_270			0x3
5354 serge 5316
#define _PLANE_STRIDE_1_A			0x70188
5317
#define _PLANE_STRIDE_2_A			0x70288
5318
#define _PLANE_STRIDE_3_A			0x70388
5319
#define _PLANE_POS_1_A				0x7018c
5320
#define _PLANE_POS_2_A				0x7028c
5321
#define _PLANE_POS_3_A				0x7038c
5322
#define _PLANE_SIZE_1_A				0x70190
5323
#define _PLANE_SIZE_2_A				0x70290
5324
#define _PLANE_SIZE_3_A				0x70390
5325
#define _PLANE_SURF_1_A				0x7019c
5326
#define _PLANE_SURF_2_A				0x7029c
5327
#define _PLANE_SURF_3_A				0x7039c
5328
#define _PLANE_OFFSET_1_A			0x701a4
5329
#define _PLANE_OFFSET_2_A			0x702a4
5330
#define _PLANE_OFFSET_3_A			0x703a4
5331
#define _PLANE_KEYVAL_1_A			0x70194
5332
#define _PLANE_KEYVAL_2_A			0x70294
5333
#define _PLANE_KEYMSK_1_A			0x70198
5334
#define _PLANE_KEYMSK_2_A			0x70298
5335
#define _PLANE_KEYMAX_1_A			0x701a0
5336
#define _PLANE_KEYMAX_2_A			0x702a0
5337
#define _PLANE_BUF_CFG_1_A			0x7027c
5338
#define _PLANE_BUF_CFG_2_A			0x7037c
6084 serge 5339
#define _PLANE_NV12_BUF_CFG_1_A		0x70278
5340
#define _PLANE_NV12_BUF_CFG_2_A		0x70378
5354 serge 5341
 
5342
#define _PLANE_CTL_1_B				0x71180
5343
#define _PLANE_CTL_2_B				0x71280
5344
#define _PLANE_CTL_3_B				0x71380
5345
#define _PLANE_CTL_1(pipe)	_PIPE(pipe, _PLANE_CTL_1_A, _PLANE_CTL_1_B)
5346
#define _PLANE_CTL_2(pipe)	_PIPE(pipe, _PLANE_CTL_2_A, _PLANE_CTL_2_B)
5347
#define _PLANE_CTL_3(pipe)	_PIPE(pipe, _PLANE_CTL_3_A, _PLANE_CTL_3_B)
5348
#define PLANE_CTL(pipe, plane)	\
5349
	_PLANE(plane, _PLANE_CTL_1(pipe), _PLANE_CTL_2(pipe))
5350
 
5351
#define _PLANE_STRIDE_1_B			0x71188
5352
#define _PLANE_STRIDE_2_B			0x71288
5353
#define _PLANE_STRIDE_3_B			0x71388
5354
#define _PLANE_STRIDE_1(pipe)	\
5355
	_PIPE(pipe, _PLANE_STRIDE_1_A, _PLANE_STRIDE_1_B)
5356
#define _PLANE_STRIDE_2(pipe)	\
5357
	_PIPE(pipe, _PLANE_STRIDE_2_A, _PLANE_STRIDE_2_B)
5358
#define _PLANE_STRIDE_3(pipe)	\
5359
	_PIPE(pipe, _PLANE_STRIDE_3_A, _PLANE_STRIDE_3_B)
5360
#define PLANE_STRIDE(pipe, plane)	\
5361
	_PLANE(plane, _PLANE_STRIDE_1(pipe), _PLANE_STRIDE_2(pipe))
5362
 
5363
#define _PLANE_POS_1_B				0x7118c
5364
#define _PLANE_POS_2_B				0x7128c
5365
#define _PLANE_POS_3_B				0x7138c
5366
#define _PLANE_POS_1(pipe)	_PIPE(pipe, _PLANE_POS_1_A, _PLANE_POS_1_B)
5367
#define _PLANE_POS_2(pipe)	_PIPE(pipe, _PLANE_POS_2_A, _PLANE_POS_2_B)
5368
#define _PLANE_POS_3(pipe)	_PIPE(pipe, _PLANE_POS_3_A, _PLANE_POS_3_B)
5369
#define PLANE_POS(pipe, plane)	\
5370
	_PLANE(plane, _PLANE_POS_1(pipe), _PLANE_POS_2(pipe))
5371
 
5372
#define _PLANE_SIZE_1_B				0x71190
5373
#define _PLANE_SIZE_2_B				0x71290
5374
#define _PLANE_SIZE_3_B				0x71390
5375
#define _PLANE_SIZE_1(pipe)	_PIPE(pipe, _PLANE_SIZE_1_A, _PLANE_SIZE_1_B)
5376
#define _PLANE_SIZE_2(pipe)	_PIPE(pipe, _PLANE_SIZE_2_A, _PLANE_SIZE_2_B)
5377
#define _PLANE_SIZE_3(pipe)	_PIPE(pipe, _PLANE_SIZE_3_A, _PLANE_SIZE_3_B)
5378
#define PLANE_SIZE(pipe, plane)	\
5379
	_PLANE(plane, _PLANE_SIZE_1(pipe), _PLANE_SIZE_2(pipe))
5380
 
5381
#define _PLANE_SURF_1_B				0x7119c
5382
#define _PLANE_SURF_2_B				0x7129c
5383
#define _PLANE_SURF_3_B				0x7139c
5384
#define _PLANE_SURF_1(pipe)	_PIPE(pipe, _PLANE_SURF_1_A, _PLANE_SURF_1_B)
5385
#define _PLANE_SURF_2(pipe)	_PIPE(pipe, _PLANE_SURF_2_A, _PLANE_SURF_2_B)
5386
#define _PLANE_SURF_3(pipe)	_PIPE(pipe, _PLANE_SURF_3_A, _PLANE_SURF_3_B)
5387
#define PLANE_SURF(pipe, plane)	\
5388
	_PLANE(plane, _PLANE_SURF_1(pipe), _PLANE_SURF_2(pipe))
5389
 
5390
#define _PLANE_OFFSET_1_B			0x711a4
5391
#define _PLANE_OFFSET_2_B			0x712a4
5392
#define _PLANE_OFFSET_1(pipe) _PIPE(pipe, _PLANE_OFFSET_1_A, _PLANE_OFFSET_1_B)
5393
#define _PLANE_OFFSET_2(pipe) _PIPE(pipe, _PLANE_OFFSET_2_A, _PLANE_OFFSET_2_B)
5394
#define PLANE_OFFSET(pipe, plane)	\
5395
	_PLANE(plane, _PLANE_OFFSET_1(pipe), _PLANE_OFFSET_2(pipe))
5396
 
5397
#define _PLANE_KEYVAL_1_B			0x71194
5398
#define _PLANE_KEYVAL_2_B			0x71294
5399
#define _PLANE_KEYVAL_1(pipe) _PIPE(pipe, _PLANE_KEYVAL_1_A, _PLANE_KEYVAL_1_B)
5400
#define _PLANE_KEYVAL_2(pipe) _PIPE(pipe, _PLANE_KEYVAL_2_A, _PLANE_KEYVAL_2_B)
5401
#define PLANE_KEYVAL(pipe, plane)	\
5402
	_PLANE(plane, _PLANE_KEYVAL_1(pipe), _PLANE_KEYVAL_2(pipe))
5403
 
5404
#define _PLANE_KEYMSK_1_B			0x71198
5405
#define _PLANE_KEYMSK_2_B			0x71298
5406
#define _PLANE_KEYMSK_1(pipe) _PIPE(pipe, _PLANE_KEYMSK_1_A, _PLANE_KEYMSK_1_B)
5407
#define _PLANE_KEYMSK_2(pipe) _PIPE(pipe, _PLANE_KEYMSK_2_A, _PLANE_KEYMSK_2_B)
5408
#define PLANE_KEYMSK(pipe, plane)	\
5409
	_PLANE(plane, _PLANE_KEYMSK_1(pipe), _PLANE_KEYMSK_2(pipe))
5410
 
5411
#define _PLANE_KEYMAX_1_B			0x711a0
5412
#define _PLANE_KEYMAX_2_B			0x712a0
5413
#define _PLANE_KEYMAX_1(pipe) _PIPE(pipe, _PLANE_KEYMAX_1_A, _PLANE_KEYMAX_1_B)
5414
#define _PLANE_KEYMAX_2(pipe) _PIPE(pipe, _PLANE_KEYMAX_2_A, _PLANE_KEYMAX_2_B)
5415
#define PLANE_KEYMAX(pipe, plane)	\
5416
	_PLANE(plane, _PLANE_KEYMAX_1(pipe), _PLANE_KEYMAX_2(pipe))
5417
 
5418
#define _PLANE_BUF_CFG_1_B			0x7127c
5419
#define _PLANE_BUF_CFG_2_B			0x7137c
5420
#define _PLANE_BUF_CFG_1(pipe)	\
5421
	_PIPE(pipe, _PLANE_BUF_CFG_1_A, _PLANE_BUF_CFG_1_B)
5422
#define _PLANE_BUF_CFG_2(pipe)	\
5423
	_PIPE(pipe, _PLANE_BUF_CFG_2_A, _PLANE_BUF_CFG_2_B)
5424
#define PLANE_BUF_CFG(pipe, plane)	\
5425
	_PLANE(plane, _PLANE_BUF_CFG_1(pipe), _PLANE_BUF_CFG_2(pipe))
5426
 
6084 serge 5427
#define _PLANE_NV12_BUF_CFG_1_B		0x71278
5428
#define _PLANE_NV12_BUF_CFG_2_B		0x71378
5429
#define _PLANE_NV12_BUF_CFG_1(pipe)	\
5430
	_PIPE(pipe, _PLANE_NV12_BUF_CFG_1_A, _PLANE_NV12_BUF_CFG_1_B)
5431
#define _PLANE_NV12_BUF_CFG_2(pipe)	\
5432
	_PIPE(pipe, _PLANE_NV12_BUF_CFG_2_A, _PLANE_NV12_BUF_CFG_2_B)
5433
#define PLANE_NV12_BUF_CFG(pipe, plane)	\
5434
	_PLANE(plane, _PLANE_NV12_BUF_CFG_1(pipe), _PLANE_NV12_BUF_CFG_2(pipe))
5435
 
5354 serge 5436
/* SKL new cursor registers */
5437
#define _CUR_BUF_CFG_A				0x7017c
5438
#define _CUR_BUF_CFG_B				0x7117c
5439
#define CUR_BUF_CFG(pipe)	_PIPE(pipe, _CUR_BUF_CFG_A, _CUR_BUF_CFG_B)
5440
 
2325 Serge 5441
/* VBIOS regs */
5442
#define VGACNTRL		0x71400
5443
# define VGA_DISP_DISABLE			(1 << 31)
5444
# define VGA_2X_MODE				(1 << 30)
5445
# define VGA_PIPE_B_SELECT			(1 << 29)
5446
 
3480 Serge 5447
#define VLV_VGACNTRL		(VLV_DISPLAY_BASE + 0x71400)
5448
 
2325 Serge 5449
/* Ironlake */
5450
 
5451
#define CPU_VGACNTRL	0x41000
5452
 
6084 serge 5453
#define DIGITAL_PORT_HOTPLUG_CNTRL	0x44030
5454
#define  DIGITAL_PORTA_HOTPLUG_ENABLE		(1 << 4)
5455
#define  DIGITAL_PORTA_PULSE_DURATION_2ms	(0 << 2) /* pre-HSW */
5456
#define  DIGITAL_PORTA_PULSE_DURATION_4_5ms	(1 << 2) /* pre-HSW */
5457
#define  DIGITAL_PORTA_PULSE_DURATION_6ms	(2 << 2) /* pre-HSW */
5458
#define  DIGITAL_PORTA_PULSE_DURATION_100ms	(3 << 2) /* pre-HSW */
5459
#define  DIGITAL_PORTA_PULSE_DURATION_MASK	(3 << 2) /* pre-HSW */
5460
#define  DIGITAL_PORTA_HOTPLUG_STATUS_MASK	(3 << 0)
5461
#define  DIGITAL_PORTA_HOTPLUG_NO_DETECT	(0 << 0)
5462
#define  DIGITAL_PORTA_HOTPLUG_SHORT_DETECT	(1 << 0)
5463
#define  DIGITAL_PORTA_HOTPLUG_LONG_DETECT	(2 << 0)
2325 Serge 5464
 
5465
/* refresh rate hardware control */
5466
#define RR_HW_CTL       0x45300
5467
#define  RR_HW_LOW_POWER_FRAMES_MASK    0xff
5468
#define  RR_HW_HIGH_POWER_FRAMES_MASK   0xff00
5469
 
5470
#define FDI_PLL_BIOS_0  0x46000
5471
#define  FDI_PLL_FB_CLOCK_MASK  0xff
5472
#define FDI_PLL_BIOS_1  0x46004
5473
#define FDI_PLL_BIOS_2  0x46008
5474
#define DISPLAY_PORT_PLL_BIOS_0         0x4600c
5475
#define DISPLAY_PORT_PLL_BIOS_1         0x46010
5476
#define DISPLAY_PORT_PLL_BIOS_2         0x46014
5477
 
5478
#define PCH_3DCGDIS0		0x46020
5479
# define MARIUNIT_CLOCK_GATE_DISABLE		(1 << 18)
5480
# define SVSMUNIT_CLOCK_GATE_DISABLE		(1 << 1)
5481
 
5482
#define PCH_3DCGDIS1		0x46024
5483
# define VFMUNIT_CLOCK_GATE_DISABLE		(1 << 11)
5484
 
5485
#define FDI_PLL_FREQ_CTL        0x46030
5486
#define  FDI_PLL_FREQ_CHANGE_REQUEST    (1<<24)
5487
#define  FDI_PLL_FREQ_LOCK_LIMIT_MASK   0xfff00
5488
#define  FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK  0xff
5489
 
5490
 
5060 serge 5491
#define _PIPEA_DATA_M1		0x60030
2325 Serge 5492
#define  PIPE_DATA_M1_OFFSET    0
5060 serge 5493
#define _PIPEA_DATA_N1		0x60034
2325 Serge 5494
#define  PIPE_DATA_N1_OFFSET    0
5495
 
5060 serge 5496
#define _PIPEA_DATA_M2		0x60038
2325 Serge 5497
#define  PIPE_DATA_M2_OFFSET    0
5060 serge 5498
#define _PIPEA_DATA_N2		0x6003c
2325 Serge 5499
#define  PIPE_DATA_N2_OFFSET    0
5500
 
5060 serge 5501
#define _PIPEA_LINK_M1		0x60040
2325 Serge 5502
#define  PIPE_LINK_M1_OFFSET    0
5060 serge 5503
#define _PIPEA_LINK_N1		0x60044
2325 Serge 5504
#define  PIPE_LINK_N1_OFFSET    0
5505
 
5060 serge 5506
#define _PIPEA_LINK_M2		0x60048
2325 Serge 5507
#define  PIPE_LINK_M2_OFFSET    0
5060 serge 5508
#define _PIPEA_LINK_N2		0x6004c
2325 Serge 5509
#define  PIPE_LINK_N2_OFFSET    0
5510
 
5511
/* PIPEB timing regs are same start from 0x61000 */
5512
 
5060 serge 5513
#define _PIPEB_DATA_M1		0x61030
5514
#define _PIPEB_DATA_N1		0x61034
5515
#define _PIPEB_DATA_M2		0x61038
5516
#define _PIPEB_DATA_N2		0x6103c
5517
#define _PIPEB_LINK_M1		0x61040
5518
#define _PIPEB_LINK_N1		0x61044
5519
#define _PIPEB_LINK_M2		0x61048
5520
#define _PIPEB_LINK_N2		0x6104c
2325 Serge 5521
 
5060 serge 5522
#define PIPE_DATA_M1(tran) _TRANSCODER2(tran, _PIPEA_DATA_M1)
5523
#define PIPE_DATA_N1(tran) _TRANSCODER2(tran, _PIPEA_DATA_N1)
5524
#define PIPE_DATA_M2(tran) _TRANSCODER2(tran, _PIPEA_DATA_M2)
5525
#define PIPE_DATA_N2(tran) _TRANSCODER2(tran, _PIPEA_DATA_N2)
5526
#define PIPE_LINK_M1(tran) _TRANSCODER2(tran, _PIPEA_LINK_M1)
5527
#define PIPE_LINK_N1(tran) _TRANSCODER2(tran, _PIPEA_LINK_N1)
5528
#define PIPE_LINK_M2(tran) _TRANSCODER2(tran, _PIPEA_LINK_M2)
5529
#define PIPE_LINK_N2(tran) _TRANSCODER2(tran, _PIPEA_LINK_N2)
2325 Serge 5530
 
5531
/* CPU panel fitter */
5532
/* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
5533
#define _PFA_CTL_1               0x68080
5534
#define _PFB_CTL_1               0x68880
5535
#define  PF_ENABLE              (1<<31)
3243 Serge 5536
#define  PF_PIPE_SEL_MASK_IVB	(3<<29)
5537
#define  PF_PIPE_SEL_IVB(pipe)	((pipe)<<29)
2325 Serge 5538
#define  PF_FILTER_MASK		(3<<23)
5539
#define  PF_FILTER_PROGRAMMED	(0<<23)
5540
#define  PF_FILTER_MED_3x3	(1<<23)
5541
#define  PF_FILTER_EDGE_ENHANCE	(2<<23)
5542
#define  PF_FILTER_EDGE_SOFTEN	(3<<23)
5543
#define _PFA_WIN_SZ		0x68074
5544
#define _PFB_WIN_SZ		0x68874
5545
#define _PFA_WIN_POS		0x68070
5546
#define _PFB_WIN_POS		0x68870
5547
#define _PFA_VSCALE		0x68084
5548
#define _PFB_VSCALE		0x68884
5549
#define _PFA_HSCALE		0x68090
5550
#define _PFB_HSCALE		0x68890
5551
 
5552
#define PF_CTL(pipe)		_PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
5553
#define PF_WIN_SZ(pipe)		_PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
5554
#define PF_WIN_POS(pipe)	_PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
5555
#define PF_VSCALE(pipe)		_PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
5556
#define PF_HSCALE(pipe)		_PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
5557
 
5354 serge 5558
#define _PSA_CTL		0x68180
5559
#define _PSB_CTL		0x68980
5560
#define PS_ENABLE		(1<<31)
5561
#define _PSA_WIN_SZ		0x68174
5562
#define _PSB_WIN_SZ		0x68974
5563
#define _PSA_WIN_POS		0x68170
5564
#define _PSB_WIN_POS		0x68970
5565
 
5566
#define PS_CTL(pipe)		_PIPE(pipe, _PSA_CTL, _PSB_CTL)
5567
#define PS_WIN_SZ(pipe)		_PIPE(pipe, _PSA_WIN_SZ, _PSB_WIN_SZ)
5568
#define PS_WIN_POS(pipe)	_PIPE(pipe, _PSA_WIN_POS, _PSB_WIN_POS)
5569
 
6084 serge 5570
/*
5571
 * Skylake scalers
5572
 */
5573
#define _PS_1A_CTRL      0x68180
5574
#define _PS_2A_CTRL      0x68280
5575
#define _PS_1B_CTRL      0x68980
5576
#define _PS_2B_CTRL      0x68A80
5577
#define _PS_1C_CTRL      0x69180
5578
#define PS_SCALER_EN        (1 << 31)
5579
#define PS_SCALER_MODE_MASK (3 << 28)
5580
#define PS_SCALER_MODE_DYN  (0 << 28)
5581
#define PS_SCALER_MODE_HQ  (1 << 28)
5582
#define PS_PLANE_SEL_MASK  (7 << 25)
5583
#define PS_PLANE_SEL(plane) (((plane) + 1) << 25)
5584
#define PS_FILTER_MASK         (3 << 23)
5585
#define PS_FILTER_MEDIUM       (0 << 23)
5586
#define PS_FILTER_EDGE_ENHANCE (2 << 23)
5587
#define PS_FILTER_BILINEAR     (3 << 23)
5588
#define PS_VERT3TAP            (1 << 21)
5589
#define PS_VERT_INT_INVERT_FIELD1 (0 << 20)
5590
#define PS_VERT_INT_INVERT_FIELD0 (1 << 20)
5591
#define PS_PWRUP_PROGRESS         (1 << 17)
5592
#define PS_V_FILTER_BYPASS        (1 << 8)
5593
#define PS_VADAPT_EN              (1 << 7)
5594
#define PS_VADAPT_MODE_MASK        (3 << 5)
5595
#define PS_VADAPT_MODE_LEAST_ADAPT (0 << 5)
5596
#define PS_VADAPT_MODE_MOD_ADAPT   (1 << 5)
5597
#define PS_VADAPT_MODE_MOST_ADAPT  (3 << 5)
5598
 
5599
#define _PS_PWR_GATE_1A     0x68160
5600
#define _PS_PWR_GATE_2A     0x68260
5601
#define _PS_PWR_GATE_1B     0x68960
5602
#define _PS_PWR_GATE_2B     0x68A60
5603
#define _PS_PWR_GATE_1C     0x69160
5604
#define PS_PWR_GATE_DIS_OVERRIDE       (1 << 31)
5605
#define PS_PWR_GATE_SETTLING_TIME_32   (0 << 3)
5606
#define PS_PWR_GATE_SETTLING_TIME_64   (1 << 3)
5607
#define PS_PWR_GATE_SETTLING_TIME_96   (2 << 3)
5608
#define PS_PWR_GATE_SETTLING_TIME_128  (3 << 3)
5609
#define PS_PWR_GATE_SLPEN_8             0
5610
#define PS_PWR_GATE_SLPEN_16            1
5611
#define PS_PWR_GATE_SLPEN_24            2
5612
#define PS_PWR_GATE_SLPEN_32            3
5613
 
5614
#define _PS_WIN_POS_1A      0x68170
5615
#define _PS_WIN_POS_2A      0x68270
5616
#define _PS_WIN_POS_1B      0x68970
5617
#define _PS_WIN_POS_2B      0x68A70
5618
#define _PS_WIN_POS_1C      0x69170
5619
 
5620
#define _PS_WIN_SZ_1A       0x68174
5621
#define _PS_WIN_SZ_2A       0x68274
5622
#define _PS_WIN_SZ_1B       0x68974
5623
#define _PS_WIN_SZ_2B       0x68A74
5624
#define _PS_WIN_SZ_1C       0x69174
5625
 
5626
#define _PS_VSCALE_1A       0x68184
5627
#define _PS_VSCALE_2A       0x68284
5628
#define _PS_VSCALE_1B       0x68984
5629
#define _PS_VSCALE_2B       0x68A84
5630
#define _PS_VSCALE_1C       0x69184
5631
 
5632
#define _PS_HSCALE_1A       0x68190
5633
#define _PS_HSCALE_2A       0x68290
5634
#define _PS_HSCALE_1B       0x68990
5635
#define _PS_HSCALE_2B       0x68A90
5636
#define _PS_HSCALE_1C       0x69190
5637
 
5638
#define _PS_VPHASE_1A       0x68188
5639
#define _PS_VPHASE_2A       0x68288
5640
#define _PS_VPHASE_1B       0x68988
5641
#define _PS_VPHASE_2B       0x68A88
5642
#define _PS_VPHASE_1C       0x69188
5643
 
5644
#define _PS_HPHASE_1A       0x68194
5645
#define _PS_HPHASE_2A       0x68294
5646
#define _PS_HPHASE_1B       0x68994
5647
#define _PS_HPHASE_2B       0x68A94
5648
#define _PS_HPHASE_1C       0x69194
5649
 
5650
#define _PS_ECC_STAT_1A     0x681D0
5651
#define _PS_ECC_STAT_2A     0x682D0
5652
#define _PS_ECC_STAT_1B     0x689D0
5653
#define _PS_ECC_STAT_2B     0x68AD0
5654
#define _PS_ECC_STAT_1C     0x691D0
5655
 
5656
#define _ID(id, a, b) ((a) + (id)*((b)-(a)))
5657
#define SKL_PS_CTRL(pipe, id) _PIPE(pipe,        \
5658
			_ID(id, _PS_1A_CTRL, _PS_2A_CTRL),       \
5659
			_ID(id, _PS_1B_CTRL, _PS_2B_CTRL))
5660
#define SKL_PS_PWR_GATE(pipe, id) _PIPE(pipe,    \
5661
			_ID(id, _PS_PWR_GATE_1A, _PS_PWR_GATE_2A), \
5662
			_ID(id, _PS_PWR_GATE_1B, _PS_PWR_GATE_2B))
5663
#define SKL_PS_WIN_POS(pipe, id) _PIPE(pipe,     \
5664
			_ID(id, _PS_WIN_POS_1A, _PS_WIN_POS_2A), \
5665
			_ID(id, _PS_WIN_POS_1B, _PS_WIN_POS_2B))
5666
#define SKL_PS_WIN_SZ(pipe, id)  _PIPE(pipe,     \
5667
			_ID(id, _PS_WIN_SZ_1A, _PS_WIN_SZ_2A),   \
5668
			_ID(id, _PS_WIN_SZ_1B, _PS_WIN_SZ_2B))
5669
#define SKL_PS_VSCALE(pipe, id)  _PIPE(pipe,     \
5670
			_ID(id, _PS_VSCALE_1A, _PS_VSCALE_2A),   \
5671
			_ID(id, _PS_VSCALE_1B, _PS_VSCALE_2B))
5672
#define SKL_PS_HSCALE(pipe, id)  _PIPE(pipe,     \
5673
			_ID(id, _PS_HSCALE_1A, _PS_HSCALE_2A),   \
5674
			_ID(id, _PS_HSCALE_1B, _PS_HSCALE_2B))
5675
#define SKL_PS_VPHASE(pipe, id)  _PIPE(pipe,     \
5676
			_ID(id, _PS_VPHASE_1A, _PS_VPHASE_2A),   \
5677
			_ID(id, _PS_VPHASE_1B, _PS_VPHASE_2B))
5678
#define SKL_PS_HPHASE(pipe, id)  _PIPE(pipe,     \
5679
			_ID(id, _PS_HPHASE_1A, _PS_HPHASE_2A),   \
5680
			_ID(id, _PS_HPHASE_1B, _PS_HPHASE_2B))
5681
#define SKL_PS_ECC_STAT(pipe, id)  _PIPE(pipe,     \
5682
			_ID(id, _PS_ECC_STAT_1A, _PS_ECC_STAT_2A),   \
5683
			_ID(id, _PS_ECC_STAT_1B, _PS_ECC_STAT_2B)
5684
 
2325 Serge 5685
/* legacy palette */
5686
#define _LGC_PALETTE_A           0x4a000
5687
#define _LGC_PALETTE_B           0x4a800
6084 serge 5688
#define LGC_PALETTE(pipe, i) (_PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B) + (i) * 4)
2325 Serge 5689
 
4104 Serge 5690
#define _GAMMA_MODE_A		0x4a480
5691
#define _GAMMA_MODE_B		0x4ac80
5692
#define GAMMA_MODE(pipe) _PIPE(pipe, _GAMMA_MODE_A, _GAMMA_MODE_B)
5693
#define GAMMA_MODE_MODE_MASK	(3 << 0)
5694
#define GAMMA_MODE_MODE_8BIT	(0 << 0)
5695
#define GAMMA_MODE_MODE_10BIT	(1 << 0)
5696
#define GAMMA_MODE_MODE_12BIT	(2 << 0)
5697
#define GAMMA_MODE_MODE_SPLIT	(3 << 0)
5698
 
2325 Serge 5699
/* interrupts */
5700
#define DE_MASTER_IRQ_CONTROL   (1 << 31)
5701
#define DE_SPRITEB_FLIP_DONE    (1 << 29)
5702
#define DE_SPRITEA_FLIP_DONE    (1 << 28)
5703
#define DE_PLANEB_FLIP_DONE     (1 << 27)
5704
#define DE_PLANEA_FLIP_DONE     (1 << 26)
4560 Serge 5705
#define DE_PLANE_FLIP_DONE(plane) (1 << (26 + (plane)))
2325 Serge 5706
#define DE_PCU_EVENT            (1 << 25)
5707
#define DE_GTT_FAULT            (1 << 24)
5708
#define DE_POISON               (1 << 23)
5709
#define DE_PERFORM_COUNTER      (1 << 22)
5710
#define DE_PCH_EVENT            (1 << 21)
5711
#define DE_AUX_CHANNEL_A        (1 << 20)
5712
#define DE_DP_A_HOTPLUG         (1 << 19)
5713
#define DE_GSE                  (1 << 18)
5714
#define DE_PIPEB_VBLANK         (1 << 15)
5715
#define DE_PIPEB_EVEN_FIELD     (1 << 14)
5716
#define DE_PIPEB_ODD_FIELD      (1 << 13)
5717
#define DE_PIPEB_LINE_COMPARE   (1 << 12)
5718
#define DE_PIPEB_VSYNC          (1 << 11)
4560 Serge 5719
#define DE_PIPEB_CRC_DONE	(1 << 10)
2325 Serge 5720
#define DE_PIPEB_FIFO_UNDERRUN  (1 << 8)
5721
#define DE_PIPEA_VBLANK         (1 << 7)
4560 Serge 5722
#define DE_PIPE_VBLANK(pipe)    (1 << (7 + 8*(pipe)))
2325 Serge 5723
#define DE_PIPEA_EVEN_FIELD     (1 << 6)
5724
#define DE_PIPEA_ODD_FIELD      (1 << 5)
5725
#define DE_PIPEA_LINE_COMPARE   (1 << 4)
5726
#define DE_PIPEA_VSYNC          (1 << 3)
4560 Serge 5727
#define DE_PIPEA_CRC_DONE	(1 << 2)
5728
#define DE_PIPE_CRC_DONE(pipe)	(1 << (2 + 8*(pipe)))
2325 Serge 5729
#define DE_PIPEA_FIFO_UNDERRUN  (1 << 0)
4560 Serge 5730
#define DE_PIPE_FIFO_UNDERRUN(pipe)  (1 << (8*(pipe)))
2325 Serge 5731
 
5732
/* More Ivybridge lolz */
4104 Serge 5733
#define DE_ERR_INT_IVB			(1<<30)
2325 Serge 5734
#define DE_GSE_IVB			(1<<29)
5735
#define DE_PCH_EVENT_IVB		(1<<28)
5736
#define DE_DP_A_HOTPLUG_IVB		(1<<27)
5737
#define DE_AUX_CHANNEL_A_IVB		(1<<26)
3031 serge 5738
#define DE_SPRITEC_FLIP_DONE_IVB	(1<<14)
5739
#define DE_PLANEC_FLIP_DONE_IVB		(1<<13)
5740
#define DE_PIPEC_VBLANK_IVB		(1<<10)
2325 Serge 5741
#define DE_SPRITEB_FLIP_DONE_IVB	(1<<9)
3031 serge 5742
#define DE_PLANEB_FLIP_DONE_IVB		(1<<8)
5743
#define DE_PIPEB_VBLANK_IVB		(1<<5)
2325 Serge 5744
#define DE_SPRITEA_FLIP_DONE_IVB	(1<<4)
5745
#define DE_PLANEA_FLIP_DONE_IVB		(1<<3)
4560 Serge 5746
#define DE_PLANE_FLIP_DONE_IVB(plane)	(1<< (3 + 5*(plane)))
2325 Serge 5747
#define DE_PIPEA_VBLANK_IVB		(1<<0)
6084 serge 5748
#define DE_PIPE_VBLANK_IVB(pipe)	(1 << ((pipe) * 5))
4104 Serge 5749
 
3031 serge 5750
#define VLV_MASTER_IER			0x4400c /* Gunit master IER */
5751
#define   MASTER_INTERRUPT_ENABLE	(1<<31)
5752
 
2325 Serge 5753
#define DEISR   0x44000
5754
#define DEIMR   0x44004
5755
#define DEIIR   0x44008
5756
#define DEIER   0x4400c
5757
 
5758
#define GTISR   0x44010
5759
#define GTIMR   0x44014
5760
#define GTIIR   0x44018
5761
#define GTIER   0x4401c
5762
 
4560 Serge 5763
#define GEN8_MASTER_IRQ			0x44200
5764
#define  GEN8_MASTER_IRQ_CONTROL	(1<<31)
5765
#define  GEN8_PCU_IRQ			(1<<30)
5766
#define  GEN8_DE_PCH_IRQ		(1<<23)
5767
#define  GEN8_DE_MISC_IRQ		(1<<22)
5768
#define  GEN8_DE_PORT_IRQ		(1<<20)
5769
#define  GEN8_DE_PIPE_C_IRQ		(1<<18)
5770
#define  GEN8_DE_PIPE_B_IRQ		(1<<17)
5771
#define  GEN8_DE_PIPE_A_IRQ		(1<<16)
6084 serge 5772
#define  GEN8_DE_PIPE_IRQ(pipe)		(1<<(16+(pipe)))
4560 Serge 5773
#define  GEN8_GT_VECS_IRQ		(1<<6)
5060 serge 5774
#define  GEN8_GT_PM_IRQ			(1<<4)
4560 Serge 5775
#define  GEN8_GT_VCS2_IRQ		(1<<3)
5776
#define  GEN8_GT_VCS1_IRQ		(1<<2)
5777
#define  GEN8_GT_BCS_IRQ		(1<<1)
5778
#define  GEN8_GT_RCS_IRQ		(1<<0)
5779
 
5780
#define GEN8_GT_ISR(which) (0x44300 + (0x10 * (which)))
5781
#define GEN8_GT_IMR(which) (0x44304 + (0x10 * (which)))
5782
#define GEN8_GT_IIR(which) (0x44308 + (0x10 * (which)))
5783
#define GEN8_GT_IER(which) (0x4430c + (0x10 * (which)))
5784
 
6084 serge 5785
#define GEN8_RCS_IRQ_SHIFT 0
4560 Serge 5786
#define GEN8_BCS_IRQ_SHIFT 16
6084 serge 5787
#define GEN8_VCS1_IRQ_SHIFT 0
4560 Serge 5788
#define GEN8_VCS2_IRQ_SHIFT 16
5789
#define GEN8_VECS_IRQ_SHIFT 0
6084 serge 5790
#define GEN8_WD_IRQ_SHIFT 16
4560 Serge 5791
 
5792
#define GEN8_DE_PIPE_ISR(pipe) (0x44400 + (0x10 * (pipe)))
5793
#define GEN8_DE_PIPE_IMR(pipe) (0x44404 + (0x10 * (pipe)))
5794
#define GEN8_DE_PIPE_IIR(pipe) (0x44408 + (0x10 * (pipe)))
5795
#define GEN8_DE_PIPE_IER(pipe) (0x4440c + (0x10 * (pipe)))
5796
#define  GEN8_PIPE_FIFO_UNDERRUN	(1 << 31)
5797
#define  GEN8_PIPE_CDCLK_CRC_ERROR	(1 << 29)
5798
#define  GEN8_PIPE_CDCLK_CRC_DONE	(1 << 28)
5799
#define  GEN8_PIPE_CURSOR_FAULT		(1 << 10)
5800
#define  GEN8_PIPE_SPRITE_FAULT		(1 << 9)
5801
#define  GEN8_PIPE_PRIMARY_FAULT	(1 << 8)
5802
#define  GEN8_PIPE_SPRITE_FLIP_DONE	(1 << 5)
5060 serge 5803
#define  GEN8_PIPE_PRIMARY_FLIP_DONE	(1 << 4)
4560 Serge 5804
#define  GEN8_PIPE_SCAN_LINE_EVENT	(1 << 2)
5805
#define  GEN8_PIPE_VSYNC		(1 << 1)
5806
#define  GEN8_PIPE_VBLANK		(1 << 0)
5354 serge 5807
#define  GEN9_PIPE_CURSOR_FAULT		(1 << 11)
6084 serge 5808
#define  GEN9_PIPE_PLANE4_FAULT		(1 << 10)
5354 serge 5809
#define  GEN9_PIPE_PLANE3_FAULT		(1 << 9)
5810
#define  GEN9_PIPE_PLANE2_FAULT		(1 << 8)
5811
#define  GEN9_PIPE_PLANE1_FAULT		(1 << 7)
6084 serge 5812
#define  GEN9_PIPE_PLANE4_FLIP_DONE	(1 << 6)
5354 serge 5813
#define  GEN9_PIPE_PLANE3_FLIP_DONE	(1 << 5)
5814
#define  GEN9_PIPE_PLANE2_FLIP_DONE	(1 << 4)
5815
#define  GEN9_PIPE_PLANE1_FLIP_DONE	(1 << 3)
6084 serge 5816
#define  GEN9_PIPE_PLANE_FLIP_DONE(p)	(1 << (3 + (p)))
4560 Serge 5817
#define GEN8_DE_PIPE_IRQ_FAULT_ERRORS \
5818
	(GEN8_PIPE_CURSOR_FAULT | \
5819
	 GEN8_PIPE_SPRITE_FAULT | \
5820
	 GEN8_PIPE_PRIMARY_FAULT)
5354 serge 5821
#define GEN9_DE_PIPE_IRQ_FAULT_ERRORS \
5822
	(GEN9_PIPE_CURSOR_FAULT | \
6084 serge 5823
	 GEN9_PIPE_PLANE4_FAULT | \
5354 serge 5824
	 GEN9_PIPE_PLANE3_FAULT | \
5825
	 GEN9_PIPE_PLANE2_FAULT | \
5826
	 GEN9_PIPE_PLANE1_FAULT)
4560 Serge 5827
 
5828
#define GEN8_DE_PORT_ISR 0x44440
5829
#define GEN8_DE_PORT_IMR 0x44444
5830
#define GEN8_DE_PORT_IIR 0x44448
5831
#define GEN8_DE_PORT_IER 0x4444c
5354 serge 5832
#define  GEN9_AUX_CHANNEL_D		(1 << 27)
5833
#define  GEN9_AUX_CHANNEL_C		(1 << 26)
5834
#define  GEN9_AUX_CHANNEL_B		(1 << 25)
6084 serge 5835
#define  BXT_DE_PORT_HP_DDIC		(1 << 5)
5836
#define  BXT_DE_PORT_HP_DDIB		(1 << 4)
5837
#define  BXT_DE_PORT_HP_DDIA		(1 << 3)
5838
#define  BXT_DE_PORT_HOTPLUG_MASK	(BXT_DE_PORT_HP_DDIA | \
5839
					 BXT_DE_PORT_HP_DDIB | \
5840
					 BXT_DE_PORT_HP_DDIC)
5841
#define  GEN8_PORT_DP_A_HOTPLUG		(1 << 3)
5842
#define  BXT_DE_PORT_GMBUS		(1 << 1)
4560 Serge 5843
#define  GEN8_AUX_CHANNEL_A		(1 << 0)
5844
 
5845
#define GEN8_DE_MISC_ISR 0x44460
5846
#define GEN8_DE_MISC_IMR 0x44464
5847
#define GEN8_DE_MISC_IIR 0x44468
5848
#define GEN8_DE_MISC_IER 0x4446c
5849
#define  GEN8_DE_MISC_GSE		(1 << 27)
5850
 
5851
#define GEN8_PCU_ISR 0x444e0
5852
#define GEN8_PCU_IMR 0x444e4
5853
#define GEN8_PCU_IIR 0x444e8
5854
#define GEN8_PCU_IER 0x444ec
5855
 
2325 Serge 5856
#define ILK_DISPLAY_CHICKEN2	0x42004
5857
/* Required on all Ironlake and Sandybridge according to the B-Spec. */
5858
#define  ILK_ELPIN_409_SELECT	(1 << 25)
5859
#define  ILK_DPARB_GATE	(1<<22)
5860
#define  ILK_VSDPFD_FULL	(1<<21)
5060 serge 5861
#define FUSE_STRAP			0x42014
5862
#define  ILK_INTERNAL_GRAPHICS_DISABLE	(1 << 31)
5863
#define  ILK_INTERNAL_DISPLAY_DISABLE	(1 << 30)
5864
#define  ILK_DISPLAY_DEBUG_DISABLE	(1 << 29)
5865
#define  ILK_HDCP_DISABLE		(1 << 25)
5866
#define  ILK_eDP_A_DISABLE		(1 << 24)
5867
#define  HSW_CDCLK_LIMIT		(1 << 24)
5868
#define  ILK_DESKTOP			(1 << 23)
2325 Serge 5869
 
3243 Serge 5870
#define ILK_DSPCLK_GATE_D			0x42020
5871
#define   ILK_VRHUNIT_CLOCK_GATE_DISABLE	(1 << 28)
5872
#define   ILK_DPFCUNIT_CLOCK_GATE_DISABLE	(1 << 9)
5873
#define   ILK_DPFCRUNIT_CLOCK_GATE_DISABLE	(1 << 8)
5874
#define   ILK_DPFDUNIT_CLOCK_GATE_ENABLE	(1 << 7)
5875
#define   ILK_DPARBUNIT_CLOCK_GATE_ENABLE	(1 << 5)
2325 Serge 5876
 
2342 Serge 5877
#define IVB_CHICKEN3	0x4200c
5878
# define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE	(1 << 5)
5879
# define CHICKEN3_DGMG_DONE_FIX_DISABLE		(1 << 2)
5880
 
4104 Serge 5881
#define CHICKEN_PAR1_1		0x42080
4560 Serge 5882
#define  DPA_MASK_VBLANK_SRD	(1 << 15)
4104 Serge 5883
#define  FORCE_ARB_IDLE_PLANES	(1 << 14)
5884
 
4560 Serge 5885
#define _CHICKEN_PIPESL_1_A	0x420b0
5886
#define _CHICKEN_PIPESL_1_B	0x420b4
5060 serge 5887
#define  HSW_FBCQ_DIS			(1 << 22)
5888
#define  BDW_DPRS_MASK_VBLANK_SRD	(1 << 0)
4560 Serge 5889
#define CHICKEN_PIPESL_1(pipe) _PIPE(pipe, _CHICKEN_PIPESL_1_A, _CHICKEN_PIPESL_1_B)
5890
 
2325 Serge 5891
#define DISP_ARB_CTL	0x45000
5892
#define  DISP_TILE_SURFACE_SWIZZLING	(1<<13)
5893
#define  DISP_FBC_WM_DIS		(1<<15)
4560 Serge 5894
#define DISP_ARB_CTL2	0x45004
5895
#define  DISP_DATA_PARTITION_5_6	(1<<6)
6084 serge 5896
#define DBUF_CTL	0x45008
5897
#define  DBUF_POWER_REQUEST		(1<<31)
5898
#define  DBUF_POWER_STATE		(1<<30)
3746 Serge 5899
#define GEN7_MSG_CTL	0x45010
5900
#define  WAIT_FOR_PCH_RESET_ACK		(1<<1)
5901
#define  WAIT_FOR_PCH_FLR_ACK		(1<<0)
5060 serge 5902
#define HSW_NDE_RSTWRN_OPT	0x46408
5903
#define  RESET_PCH_HANDSHAKE_ENABLE	(1<<4)
2325 Serge 5904
 
6084 serge 5905
#define SKL_DFSM			0x51000
5906
#define SKL_DFSM_CDCLK_LIMIT_MASK	(3 << 23)
5907
#define SKL_DFSM_CDCLK_LIMIT_675	(0 << 23)
5908
#define SKL_DFSM_CDCLK_LIMIT_540	(1 << 23)
5909
#define SKL_DFSM_CDCLK_LIMIT_450	(2 << 23)
5910
#define SKL_DFSM_CDCLK_LIMIT_337_5	(3 << 23)
5911
 
5912
#define FF_SLICE_CS_CHICKEN2			0x20e4
5913
#define  GEN9_TSG_BARRIER_ACK_DISABLE		(1<<8)
5914
 
3031 serge 5915
/* GEN7 chicken */
5916
#define GEN7_COMMON_SLICE_CHICKEN1		0x7010
5917
# define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC	((1<<10) | (1<<26))
6084 serge 5918
# define GEN9_RHWO_OPTIMIZATION_DISABLE		(1<<14)
4560 Serge 5919
#define COMMON_SLICE_CHICKEN2			0x7014
5920
# define GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE	(1<<0)
3031 serge 5921
 
6084 serge 5922
#define HIZ_CHICKEN					0x7018
5923
# define CHV_HZ_8X8_MODE_IN_1X				(1<<15)
5924
# define BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE	(1<<3)
5925
 
5926
#define GEN9_SLICE_COMMON_ECO_CHICKEN0		0x7308
5927
#define  DISABLE_PIXEL_MASK_CAMMING		(1<<14)
5928
 
5060 serge 5929
#define GEN7_L3SQCREG1				0xB010
5930
#define  VLV_B0_WA_L3SQCREG1_VALUE		0x00D30000
5931
 
6084 serge 5932
#define GEN8_L3SQCREG1				0xB100
5933
#define  BDW_WA_L3SQCREG1_DEFAULT		0x784000
5934
 
3031 serge 5935
#define GEN7_L3CNTLREG1				0xB01C
5060 serge 5936
#define  GEN7_WA_FOR_GEN7_L3_CONTROL			0x3C47FF8C
3243 Serge 5937
#define  GEN7_L3AGDIS				(1<<19)
5060 serge 5938
#define GEN7_L3CNTLREG2				0xB020
5939
#define GEN7_L3CNTLREG3				0xB024
3031 serge 5940
 
5941
#define GEN7_L3_CHICKEN_MODE_REGISTER		0xB030
5942
#define  GEN7_WA_L3_CHICKEN_MODE				0x20000000
5943
 
3243 Serge 5944
#define GEN7_L3SQCREG4				0xb034
5945
#define  L3SQ_URB_READ_CAM_MATCH_DISABLE	(1<<27)
5946
 
6084 serge 5947
#define GEN8_L3SQCREG4				0xb118
5948
#define  GEN8_LQSC_RO_PERF_DIS			(1<<27)
5949
#define  GEN8_LQSC_FLUSH_COHERENT_LINES		(1<<21)
5950
 
4560 Serge 5951
/* GEN8 chicken */
5952
#define HDC_CHICKEN0				0x7300
6084 serge 5953
#define  HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE	(1<<15)
5954
#define  HDC_FENCE_DEST_SLM_DISABLE		(1<<14)
5955
#define  HDC_DONOT_FETCH_MEM_WHEN_MASKED	(1<<11)
5956
#define  HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT	(1<<5)
4560 Serge 5957
#define  HDC_FORCE_NON_COHERENT			(1<<4)
6084 serge 5958
#define  HDC_BARRIER_PERFORMANCE_DISABLE	(1<<10)
4560 Serge 5959
 
6084 serge 5960
/* GEN9 chicken */
5961
#define SLICE_ECO_CHICKEN0			0x7308
5962
#define   PIXEL_MASK_CAMMING_DISABLE		(1 << 14)
5963
 
3031 serge 5964
/* WaCatErrorRejectionIssue */
5965
#define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG		0x9030
5966
#define  GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB	(1<<11)
5967
 
4104 Serge 5968
#define HSW_SCRATCH1				0xb038
5969
#define  HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE	(1<<27)
5970
 
6084 serge 5971
#define BDW_SCRATCH1					0xb11c
5972
#define  GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE	(1<<2)
5973
 
2325 Serge 5974
/* PCH */
5975
 
3031 serge 5976
/* south display engine interrupt: IBX */
2325 Serge 5977
#define SDE_AUDIO_POWER_D	(1 << 27)
5978
#define SDE_AUDIO_POWER_C	(1 << 26)
5979
#define SDE_AUDIO_POWER_B	(1 << 25)
5980
#define SDE_AUDIO_POWER_SHIFT	(25)
5981
#define SDE_AUDIO_POWER_MASK	(7 << SDE_AUDIO_POWER_SHIFT)
5982
#define SDE_GMBUS		(1 << 24)
5983
#define SDE_AUDIO_HDCP_TRANSB	(1 << 23)
5984
#define SDE_AUDIO_HDCP_TRANSA	(1 << 22)
5985
#define SDE_AUDIO_HDCP_MASK	(3 << 22)
5986
#define SDE_AUDIO_TRANSB	(1 << 21)
5987
#define SDE_AUDIO_TRANSA	(1 << 20)
5988
#define SDE_AUDIO_TRANS_MASK	(3 << 20)
5989
#define SDE_POISON		(1 << 19)
5990
/* 18 reserved */
5991
#define SDE_FDI_RXB		(1 << 17)
5992
#define SDE_FDI_RXA		(1 << 16)
5993
#define SDE_FDI_MASK		(3 << 16)
5994
#define SDE_AUXD		(1 << 15)
5995
#define SDE_AUXC		(1 << 14)
5996
#define SDE_AUXB		(1 << 13)
5997
#define SDE_AUX_MASK		(7 << 13)
5998
/* 12 reserved */
5999
#define SDE_CRT_HOTPLUG         (1 << 11)
6000
#define SDE_PORTD_HOTPLUG       (1 << 10)
6001
#define SDE_PORTC_HOTPLUG       (1 << 9)
6002
#define SDE_PORTB_HOTPLUG       (1 << 8)
6003
#define SDE_SDVOB_HOTPLUG       (1 << 6)
3746 Serge 6004
#define SDE_HOTPLUG_MASK        (SDE_CRT_HOTPLUG | \
6005
				 SDE_SDVOB_HOTPLUG |	\
6006
				 SDE_PORTB_HOTPLUG |	\
6007
				 SDE_PORTC_HOTPLUG |	\
6008
				 SDE_PORTD_HOTPLUG)
2325 Serge 6009
#define SDE_TRANSB_CRC_DONE	(1 << 5)
6010
#define SDE_TRANSB_CRC_ERR	(1 << 4)
6011
#define SDE_TRANSB_FIFO_UNDER	(1 << 3)
6012
#define SDE_TRANSA_CRC_DONE	(1 << 2)
6013
#define SDE_TRANSA_CRC_ERR	(1 << 1)
6014
#define SDE_TRANSA_FIFO_UNDER	(1 << 0)
6015
#define SDE_TRANS_MASK		(0x3f)
3031 serge 6016
 
6017
/* south display engine interrupt: CPT/PPT */
6018
#define SDE_AUDIO_POWER_D_CPT	(1 << 31)
6019
#define SDE_AUDIO_POWER_C_CPT	(1 << 30)
6020
#define SDE_AUDIO_POWER_B_CPT	(1 << 29)
6021
#define SDE_AUDIO_POWER_SHIFT_CPT   29
6022
#define SDE_AUDIO_POWER_MASK_CPT    (7 << 29)
6023
#define SDE_AUXD_CPT		(1 << 27)
6024
#define SDE_AUXC_CPT		(1 << 26)
6025
#define SDE_AUXB_CPT		(1 << 25)
6026
#define SDE_AUX_MASK_CPT	(7 << 25)
6084 serge 6027
#define SDE_PORTE_HOTPLUG_SPT	(1 << 25)
6028
#define SDE_PORTA_HOTPLUG_SPT	(1 << 24)
2325 Serge 6029
#define SDE_PORTD_HOTPLUG_CPT	(1 << 23)
6030
#define SDE_PORTC_HOTPLUG_CPT	(1 << 22)
6031
#define SDE_PORTB_HOTPLUG_CPT	(1 << 21)
3031 serge 6032
#define SDE_CRT_HOTPLUG_CPT	(1 << 19)
3746 Serge 6033
#define SDE_SDVOB_HOTPLUG_CPT	(1 << 18)
2325 Serge 6034
#define SDE_HOTPLUG_MASK_CPT	(SDE_CRT_HOTPLUG_CPT |		\
3746 Serge 6035
				 SDE_SDVOB_HOTPLUG_CPT |	\
2325 Serge 6036
				 SDE_PORTD_HOTPLUG_CPT |	\
6037
				 SDE_PORTC_HOTPLUG_CPT |	\
6038
				 SDE_PORTB_HOTPLUG_CPT)
6084 serge 6039
#define SDE_HOTPLUG_MASK_SPT	(SDE_PORTE_HOTPLUG_SPT |	\
6040
				 SDE_PORTD_HOTPLUG_CPT |	\
6041
				 SDE_PORTC_HOTPLUG_CPT |	\
6042
				 SDE_PORTB_HOTPLUG_CPT |	\
6043
				 SDE_PORTA_HOTPLUG_SPT)
3031 serge 6044
#define SDE_GMBUS_CPT		(1 << 17)
4104 Serge 6045
#define SDE_ERROR_CPT		(1 << 16)
3031 serge 6046
#define SDE_AUDIO_CP_REQ_C_CPT	(1 << 10)
6047
#define SDE_AUDIO_CP_CHG_C_CPT	(1 << 9)
6048
#define SDE_FDI_RXC_CPT		(1 << 8)
6049
#define SDE_AUDIO_CP_REQ_B_CPT	(1 << 6)
6050
#define SDE_AUDIO_CP_CHG_B_CPT	(1 << 5)
6051
#define SDE_FDI_RXB_CPT		(1 << 4)
6052
#define SDE_AUDIO_CP_REQ_A_CPT	(1 << 2)
6053
#define SDE_AUDIO_CP_CHG_A_CPT	(1 << 1)
6054
#define SDE_FDI_RXA_CPT		(1 << 0)
6055
#define SDE_AUDIO_CP_REQ_CPT	(SDE_AUDIO_CP_REQ_C_CPT | \
6056
				 SDE_AUDIO_CP_REQ_B_CPT | \
6057
				 SDE_AUDIO_CP_REQ_A_CPT)
6058
#define SDE_AUDIO_CP_CHG_CPT	(SDE_AUDIO_CP_CHG_C_CPT | \
6059
				 SDE_AUDIO_CP_CHG_B_CPT | \
6060
				 SDE_AUDIO_CP_CHG_A_CPT)
6061
#define SDE_FDI_MASK_CPT	(SDE_FDI_RXC_CPT | \
6062
				 SDE_FDI_RXB_CPT | \
6063
				 SDE_FDI_RXA_CPT)
2325 Serge 6064
 
6065
#define SDEISR  0xc4000
6066
#define SDEIMR  0xc4004
6067
#define SDEIIR  0xc4008
6068
#define SDEIER  0xc400c
6069
 
4104 Serge 6070
#define SERR_INT			0xc4040
6071
#define  SERR_INT_POISON		(1<<31)
6072
#define  SERR_INT_TRANS_C_FIFO_UNDERRUN	(1<<6)
6073
#define  SERR_INT_TRANS_B_FIFO_UNDERRUN	(1<<3)
6074
#define  SERR_INT_TRANS_A_FIFO_UNDERRUN	(1<<0)
6084 serge 6075
#define  SERR_INT_TRANS_FIFO_UNDERRUN(pipe)	(1<<((pipe)*3))
4104 Serge 6076
 
2325 Serge 6077
/* digital port hotplug */
6084 serge 6078
#define PCH_PORT_HOTPLUG		0xc4030	/* SHOTPLUG_CTL */
6079
#define  PORTA_HOTPLUG_ENABLE		(1 << 28) /* LPT:LP+ & BXT */
6080
#define  PORTA_HOTPLUG_STATUS_MASK	(3 << 24) /* SPT+ & BXT */
6081
#define  PORTA_HOTPLUG_NO_DETECT	(0 << 24) /* SPT+ & BXT */
6082
#define  PORTA_HOTPLUG_SHORT_DETECT	(1 << 24) /* SPT+ & BXT */
6083
#define  PORTA_HOTPLUG_LONG_DETECT	(2 << 24) /* SPT+ & BXT */
6084
#define  PORTD_HOTPLUG_ENABLE		(1 << 20)
6085
#define  PORTD_PULSE_DURATION_2ms	(0 << 18) /* pre-LPT */
6086
#define  PORTD_PULSE_DURATION_4_5ms	(1 << 18) /* pre-LPT */
6087
#define  PORTD_PULSE_DURATION_6ms	(2 << 18) /* pre-LPT */
6088
#define  PORTD_PULSE_DURATION_100ms	(3 << 18) /* pre-LPT */
6089
#define  PORTD_PULSE_DURATION_MASK	(3 << 18) /* pre-LPT */
6090
#define  PORTD_HOTPLUG_STATUS_MASK	(3 << 16)
3480 Serge 6091
#define  PORTD_HOTPLUG_NO_DETECT	(0 << 16)
6084 serge 6092
#define  PORTD_HOTPLUG_SHORT_DETECT	(1 << 16)
3480 Serge 6093
#define  PORTD_HOTPLUG_LONG_DETECT	(2 << 16)
6084 serge 6094
#define  PORTC_HOTPLUG_ENABLE		(1 << 12)
6095
#define  PORTC_PULSE_DURATION_2ms	(0 << 10) /* pre-LPT */
6096
#define  PORTC_PULSE_DURATION_4_5ms	(1 << 10) /* pre-LPT */
6097
#define  PORTC_PULSE_DURATION_6ms	(2 << 10) /* pre-LPT */
6098
#define  PORTC_PULSE_DURATION_100ms	(3 << 10) /* pre-LPT */
6099
#define  PORTC_PULSE_DURATION_MASK	(3 << 10) /* pre-LPT */
6100
#define  PORTC_HOTPLUG_STATUS_MASK	(3 << 8)
3480 Serge 6101
#define  PORTC_HOTPLUG_NO_DETECT	(0 << 8)
6084 serge 6102
#define  PORTC_HOTPLUG_SHORT_DETECT	(1 << 8)
3480 Serge 6103
#define  PORTC_HOTPLUG_LONG_DETECT	(2 << 8)
6084 serge 6104
#define  PORTB_HOTPLUG_ENABLE		(1 << 4)
6105
#define  PORTB_PULSE_DURATION_2ms	(0 << 2) /* pre-LPT */
6106
#define  PORTB_PULSE_DURATION_4_5ms	(1 << 2) /* pre-LPT */
6107
#define  PORTB_PULSE_DURATION_6ms	(2 << 2) /* pre-LPT */
6108
#define  PORTB_PULSE_DURATION_100ms	(3 << 2) /* pre-LPT */
6109
#define  PORTB_PULSE_DURATION_MASK	(3 << 2) /* pre-LPT */
6110
#define  PORTB_HOTPLUG_STATUS_MASK	(3 << 0)
3480 Serge 6111
#define  PORTB_HOTPLUG_NO_DETECT	(0 << 0)
6084 serge 6112
#define  PORTB_HOTPLUG_SHORT_DETECT	(1 << 0)
3480 Serge 6113
#define  PORTB_HOTPLUG_LONG_DETECT	(2 << 0)
2325 Serge 6114
 
6084 serge 6115
#define PCH_PORT_HOTPLUG2		0xc403C	/* SHOTPLUG_CTL2 SPT+ */
6116
#define  PORTE_HOTPLUG_ENABLE		(1 << 4)
6117
#define  PORTE_HOTPLUG_STATUS_MASK	(3 << 0)
6118
#define  PORTE_HOTPLUG_NO_DETECT	(0 << 0)
6119
#define  PORTE_HOTPLUG_SHORT_DETECT	(1 << 0)
6120
#define  PORTE_HOTPLUG_LONG_DETECT	(2 << 0)
6121
 
2325 Serge 6122
#define PCH_GPIOA               0xc5010
6123
#define PCH_GPIOB               0xc5014
6124
#define PCH_GPIOC               0xc5018
6125
#define PCH_GPIOD               0xc501c
6126
#define PCH_GPIOE               0xc5020
6127
#define PCH_GPIOF               0xc5024
6128
 
6129
#define PCH_GMBUS0		0xc5100
6130
#define PCH_GMBUS1		0xc5104
6131
#define PCH_GMBUS2		0xc5108
6132
#define PCH_GMBUS3		0xc510c
6133
#define PCH_GMBUS4		0xc5110
6134
#define PCH_GMBUS5		0xc5120
6135
 
6136
#define _PCH_DPLL_A              0xc6014
6137
#define _PCH_DPLL_B              0xc6018
4104 Serge 6138
#define PCH_DPLL(pll) (pll == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
2325 Serge 6139
 
6140
#define _PCH_FPA0                0xc6040
6141
#define  FP_CB_TUNE		(0x3<<22)
6142
#define _PCH_FPA1                0xc6044
6143
#define _PCH_FPB0                0xc6048
6144
#define _PCH_FPB1                0xc604c
4104 Serge 6145
#define PCH_FP0(pll) (pll == 0 ? _PCH_FPA0 : _PCH_FPB0)
6146
#define PCH_FP1(pll) (pll == 0 ? _PCH_FPA1 : _PCH_FPB1)
2325 Serge 6147
 
6148
#define PCH_DPLL_TEST           0xc606c
6149
 
6150
#define PCH_DREF_CONTROL        0xC6200
6151
#define  DREF_CONTROL_MASK      0x7fc3
6152
#define  DREF_CPU_SOURCE_OUTPUT_DISABLE         (0<<13)
6153
#define  DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD      (2<<13)
6154
#define  DREF_CPU_SOURCE_OUTPUT_NONSPREAD       (3<<13)
6155
#define  DREF_CPU_SOURCE_OUTPUT_MASK		(3<<13)
6156
#define  DREF_SSC_SOURCE_DISABLE                (0<<11)
6157
#define  DREF_SSC_SOURCE_ENABLE                 (2<<11)
6158
#define  DREF_SSC_SOURCE_MASK			(3<<11)
6159
#define  DREF_NONSPREAD_SOURCE_DISABLE          (0<<9)
6160
#define  DREF_NONSPREAD_CK505_ENABLE		(1<<9)
6161
#define  DREF_NONSPREAD_SOURCE_ENABLE           (2<<9)
6162
#define  DREF_NONSPREAD_SOURCE_MASK		(3<<9)
6163
#define  DREF_SUPERSPREAD_SOURCE_DISABLE        (0<<7)
6164
#define  DREF_SUPERSPREAD_SOURCE_ENABLE         (2<<7)
6165
#define  DREF_SUPERSPREAD_SOURCE_MASK		(3<<7)
6166
#define  DREF_SSC4_DOWNSPREAD                   (0<<6)
6167
#define  DREF_SSC4_CENTERSPREAD                 (1<<6)
6168
#define  DREF_SSC1_DISABLE                      (0<<1)
6169
#define  DREF_SSC1_ENABLE                       (1<<1)
6170
#define  DREF_SSC4_DISABLE                      (0)
6171
#define  DREF_SSC4_ENABLE                       (1)
6172
 
6173
#define PCH_RAWCLK_FREQ         0xc6204
6174
#define  FDL_TP1_TIMER_SHIFT    12
6175
#define  FDL_TP1_TIMER_MASK     (3<<12)
6176
#define  FDL_TP2_TIMER_SHIFT    10
6177
#define  FDL_TP2_TIMER_MASK     (3<<10)
6178
#define  RAWCLK_FREQ_MASK       0x3ff
6179
 
6180
#define PCH_DPLL_TMR_CFG        0xc6208
6181
 
6182
#define PCH_SSC4_PARMS          0xc6210
6183
#define PCH_SSC4_AUX_PARMS      0xc6214
6184
 
6185
#define PCH_DPLL_SEL		0xc7000
6084 serge 6186
#define	 TRANS_DPLLB_SEL(pipe)		(1 << ((pipe) * 4))
4104 Serge 6187
#define	 TRANS_DPLLA_SEL(pipe)		0
6084 serge 6188
#define  TRANS_DPLL_ENABLE(pipe)	(1 << ((pipe) * 4 + 3))
2325 Serge 6189
 
6190
/* transcoder */
6191
 
4104 Serge 6192
#define _PCH_TRANS_HTOTAL_A		0xe0000
6084 serge 6193
#define  TRANS_HTOTAL_SHIFT		16
6194
#define  TRANS_HACTIVE_SHIFT		0
4104 Serge 6195
#define _PCH_TRANS_HBLANK_A		0xe0004
6084 serge 6196
#define  TRANS_HBLANK_END_SHIFT		16
6197
#define  TRANS_HBLANK_START_SHIFT	0
4104 Serge 6198
#define _PCH_TRANS_HSYNC_A		0xe0008
6084 serge 6199
#define  TRANS_HSYNC_END_SHIFT		16
6200
#define  TRANS_HSYNC_START_SHIFT	0
4104 Serge 6201
#define _PCH_TRANS_VTOTAL_A		0xe000c
6084 serge 6202
#define  TRANS_VTOTAL_SHIFT		16
6203
#define  TRANS_VACTIVE_SHIFT		0
4104 Serge 6204
#define _PCH_TRANS_VBLANK_A		0xe0010
6084 serge 6205
#define  TRANS_VBLANK_END_SHIFT		16
6206
#define  TRANS_VBLANK_START_SHIFT	0
4104 Serge 6207
#define _PCH_TRANS_VSYNC_A		0xe0014
6084 serge 6208
#define  TRANS_VSYNC_END_SHIFT	 	16
6209
#define  TRANS_VSYNC_START_SHIFT	0
4104 Serge 6210
#define _PCH_TRANS_VSYNCSHIFT_A		0xe0028
2325 Serge 6211
 
4104 Serge 6212
#define _PCH_TRANSA_DATA_M1	0xe0030
6213
#define _PCH_TRANSA_DATA_N1	0xe0034
6214
#define _PCH_TRANSA_DATA_M2	0xe0038
6215
#define _PCH_TRANSA_DATA_N2	0xe003c
6216
#define _PCH_TRANSA_LINK_M1	0xe0040
6217
#define _PCH_TRANSA_LINK_N1	0xe0044
6218
#define _PCH_TRANSA_LINK_M2	0xe0048
6219
#define _PCH_TRANSA_LINK_N2	0xe004c
2325 Serge 6220
 
5060 serge 6221
/* Per-transcoder DIP controls (PCH) */
2325 Serge 6222
#define _VIDEO_DIP_CTL_A         0xe0200
6223
#define _VIDEO_DIP_DATA_A        0xe0208
6224
#define _VIDEO_DIP_GCP_A         0xe0210
6084 serge 6225
#define  GCP_COLOR_INDICATION		(1 << 2)
6226
#define  GCP_DEFAULT_PHASE_ENABLE	(1 << 1)
6227
#define  GCP_AV_MUTE			(1 << 0)
2325 Serge 6228
 
6229
#define _VIDEO_DIP_CTL_B         0xe1200
6230
#define _VIDEO_DIP_DATA_B        0xe1208
6231
#define _VIDEO_DIP_GCP_B         0xe1210
6232
 
6233
#define TVIDEO_DIP_CTL(pipe) _PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
6234
#define TVIDEO_DIP_DATA(pipe) _PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
6235
#define TVIDEO_DIP_GCP(pipe) _PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
6236
 
5060 serge 6237
/* Per-transcoder DIP controls (VLV) */
3480 Serge 6238
#define VLV_VIDEO_DIP_CTL_A		(VLV_DISPLAY_BASE + 0x60200)
6239
#define VLV_VIDEO_DIP_DATA_A		(VLV_DISPLAY_BASE + 0x60208)
6240
#define VLV_VIDEO_DIP_GDCP_PAYLOAD_A	(VLV_DISPLAY_BASE + 0x60210)
3031 serge 6241
 
3480 Serge 6242
#define VLV_VIDEO_DIP_CTL_B		(VLV_DISPLAY_BASE + 0x61170)
6243
#define VLV_VIDEO_DIP_DATA_B		(VLV_DISPLAY_BASE + 0x61174)
6244
#define VLV_VIDEO_DIP_GDCP_PAYLOAD_B	(VLV_DISPLAY_BASE + 0x61178)
3031 serge 6245
 
5060 serge 6246
#define CHV_VIDEO_DIP_CTL_C		(VLV_DISPLAY_BASE + 0x611f0)
6247
#define CHV_VIDEO_DIP_DATA_C		(VLV_DISPLAY_BASE + 0x611f4)
6248
#define CHV_VIDEO_DIP_GDCP_PAYLOAD_C	(VLV_DISPLAY_BASE + 0x611f8)
6249
 
3031 serge 6250
#define VLV_TVIDEO_DIP_CTL(pipe) \
5060 serge 6251
	_PIPE3((pipe), VLV_VIDEO_DIP_CTL_A, \
6252
	       VLV_VIDEO_DIP_CTL_B, CHV_VIDEO_DIP_CTL_C)
3031 serge 6253
#define VLV_TVIDEO_DIP_DATA(pipe) \
5060 serge 6254
	_PIPE3((pipe), VLV_VIDEO_DIP_DATA_A, \
6255
	       VLV_VIDEO_DIP_DATA_B, CHV_VIDEO_DIP_DATA_C)
3031 serge 6256
#define VLV_TVIDEO_DIP_GCP(pipe) \
5060 serge 6257
	_PIPE3((pipe), VLV_VIDEO_DIP_GDCP_PAYLOAD_A, \
6258
		VLV_VIDEO_DIP_GDCP_PAYLOAD_B, CHV_VIDEO_DIP_GDCP_PAYLOAD_C)
3031 serge 6259
 
6260
/* Haswell DIP controls */
6261
#define HSW_VIDEO_DIP_CTL_A		0x60200
6262
#define HSW_VIDEO_DIP_AVI_DATA_A	0x60220
6263
#define HSW_VIDEO_DIP_VS_DATA_A		0x60260
6264
#define HSW_VIDEO_DIP_SPD_DATA_A	0x602A0
6265
#define HSW_VIDEO_DIP_GMP_DATA_A	0x602E0
6266
#define HSW_VIDEO_DIP_VSC_DATA_A	0x60320
6267
#define HSW_VIDEO_DIP_AVI_ECC_A		0x60240
6268
#define HSW_VIDEO_DIP_VS_ECC_A		0x60280
6269
#define HSW_VIDEO_DIP_SPD_ECC_A		0x602C0
6270
#define HSW_VIDEO_DIP_GMP_ECC_A		0x60300
6271
#define HSW_VIDEO_DIP_VSC_ECC_A		0x60344
6272
#define HSW_VIDEO_DIP_GCP_A		0x60210
6273
 
6274
#define HSW_VIDEO_DIP_CTL_B		0x61200
6275
#define HSW_VIDEO_DIP_AVI_DATA_B	0x61220
6276
#define HSW_VIDEO_DIP_VS_DATA_B		0x61260
6277
#define HSW_VIDEO_DIP_SPD_DATA_B	0x612A0
6278
#define HSW_VIDEO_DIP_GMP_DATA_B	0x612E0
6279
#define HSW_VIDEO_DIP_VSC_DATA_B	0x61320
6280
#define HSW_VIDEO_DIP_BVI_ECC_B		0x61240
6281
#define HSW_VIDEO_DIP_VS_ECC_B		0x61280
6282
#define HSW_VIDEO_DIP_SPD_ECC_B		0x612C0
6283
#define HSW_VIDEO_DIP_GMP_ECC_B		0x61300
6284
#define HSW_VIDEO_DIP_VSC_ECC_B		0x61344
6285
#define HSW_VIDEO_DIP_GCP_B		0x61210
6286
 
3746 Serge 6287
#define HSW_TVIDEO_DIP_CTL(trans) \
5060 serge 6288
	 _TRANSCODER2(trans, HSW_VIDEO_DIP_CTL_A)
6084 serge 6289
#define HSW_TVIDEO_DIP_AVI_DATA(trans, i) \
6290
	(_TRANSCODER2(trans, HSW_VIDEO_DIP_AVI_DATA_A) + (i) * 4)
6291
#define HSW_TVIDEO_DIP_VS_DATA(trans, i) \
6292
	(_TRANSCODER2(trans, HSW_VIDEO_DIP_VS_DATA_A) + (i) * 4)
6293
#define HSW_TVIDEO_DIP_SPD_DATA(trans, i) \
6294
	(_TRANSCODER2(trans, HSW_VIDEO_DIP_SPD_DATA_A) + (i) * 4)
3746 Serge 6295
#define HSW_TVIDEO_DIP_GCP(trans) \
5060 serge 6296
	_TRANSCODER2(trans, HSW_VIDEO_DIP_GCP_A)
6084 serge 6297
#define HSW_TVIDEO_DIP_VSC_DATA(trans, i) \
6298
	(_TRANSCODER2(trans, HSW_VIDEO_DIP_VSC_DATA_A) + (i) * 4)
3031 serge 6299
 
4104 Serge 6300
#define HSW_STEREO_3D_CTL_A	0x70020
6301
#define   S3D_ENABLE		(1<<31)
6302
#define HSW_STEREO_3D_CTL_B	0x71020
2325 Serge 6303
 
4104 Serge 6304
#define HSW_STEREO_3D_CTL(trans) \
5060 serge 6305
	_PIPE2(trans, HSW_STEREO_3D_CTL_A)
2325 Serge 6306
 
4104 Serge 6307
#define _PCH_TRANS_HTOTAL_B          0xe1000
6308
#define _PCH_TRANS_HBLANK_B          0xe1004
6309
#define _PCH_TRANS_HSYNC_B           0xe1008
6310
#define _PCH_TRANS_VTOTAL_B          0xe100c
6311
#define _PCH_TRANS_VBLANK_B          0xe1010
6312
#define _PCH_TRANS_VSYNC_B           0xe1014
6313
#define _PCH_TRANS_VSYNCSHIFT_B	 0xe1028
2325 Serge 6314
 
4104 Serge 6315
#define PCH_TRANS_HTOTAL(pipe) _PIPE(pipe, _PCH_TRANS_HTOTAL_A, _PCH_TRANS_HTOTAL_B)
6316
#define PCH_TRANS_HBLANK(pipe) _PIPE(pipe, _PCH_TRANS_HBLANK_A, _PCH_TRANS_HBLANK_B)
6317
#define PCH_TRANS_HSYNC(pipe) _PIPE(pipe, _PCH_TRANS_HSYNC_A, _PCH_TRANS_HSYNC_B)
6318
#define PCH_TRANS_VTOTAL(pipe) _PIPE(pipe, _PCH_TRANS_VTOTAL_A, _PCH_TRANS_VTOTAL_B)
6319
#define PCH_TRANS_VBLANK(pipe) _PIPE(pipe, _PCH_TRANS_VBLANK_A, _PCH_TRANS_VBLANK_B)
6320
#define PCH_TRANS_VSYNC(pipe) _PIPE(pipe, _PCH_TRANS_VSYNC_A, _PCH_TRANS_VSYNC_B)
6321
#define PCH_TRANS_VSYNCSHIFT(pipe) _PIPE(pipe, _PCH_TRANS_VSYNCSHIFT_A, \
6322
					 _PCH_TRANS_VSYNCSHIFT_B)
2325 Serge 6323
 
4104 Serge 6324
#define _PCH_TRANSB_DATA_M1	0xe1030
6325
#define _PCH_TRANSB_DATA_N1	0xe1034
6326
#define _PCH_TRANSB_DATA_M2	0xe1038
6327
#define _PCH_TRANSB_DATA_N2	0xe103c
6328
#define _PCH_TRANSB_LINK_M1	0xe1040
6329
#define _PCH_TRANSB_LINK_N1	0xe1044
6330
#define _PCH_TRANSB_LINK_M2	0xe1048
6331
#define _PCH_TRANSB_LINK_N2	0xe104c
6332
 
6333
#define PCH_TRANS_DATA_M1(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_M1, _PCH_TRANSB_DATA_M1)
6334
#define PCH_TRANS_DATA_N1(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_N1, _PCH_TRANSB_DATA_N1)
6335
#define PCH_TRANS_DATA_M2(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_M2, _PCH_TRANSB_DATA_M2)
6336
#define PCH_TRANS_DATA_N2(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_N2, _PCH_TRANSB_DATA_N2)
6337
#define PCH_TRANS_LINK_M1(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_M1, _PCH_TRANSB_LINK_M1)
6338
#define PCH_TRANS_LINK_N1(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_N1, _PCH_TRANSB_LINK_N1)
6339
#define PCH_TRANS_LINK_M2(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_M2, _PCH_TRANSB_LINK_M2)
6340
#define PCH_TRANS_LINK_N2(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_N2, _PCH_TRANSB_LINK_N2)
6341
 
6342
#define _PCH_TRANSACONF              0xf0008
6343
#define _PCH_TRANSBCONF              0xf1008
6344
#define PCH_TRANSCONF(pipe) _PIPE(pipe, _PCH_TRANSACONF, _PCH_TRANSBCONF)
6345
#define LPT_TRANSCONF		_PCH_TRANSACONF /* lpt has only one transcoder */
2325 Serge 6346
#define  TRANS_DISABLE          (0<<31)
6347
#define  TRANS_ENABLE           (1<<31)
6348
#define  TRANS_STATE_MASK       (1<<30)
6349
#define  TRANS_STATE_DISABLE    (0<<30)
6350
#define  TRANS_STATE_ENABLE     (1<<30)
6351
#define  TRANS_FSYNC_DELAY_HB1  (0<<27)
6352
#define  TRANS_FSYNC_DELAY_HB2  (1<<27)
6353
#define  TRANS_FSYNC_DELAY_HB3  (2<<27)
6354
#define  TRANS_FSYNC_DELAY_HB4  (3<<27)
3031 serge 6355
#define  TRANS_INTERLACE_MASK   (7<<21)
2325 Serge 6356
#define  TRANS_PROGRESSIVE      (0<<21)
3031 serge 6357
#define  TRANS_INTERLACED       (3<<21)
6358
#define  TRANS_LEGACY_INTERLACED_ILK (2<<21)
2325 Serge 6359
#define  TRANS_8BPC             (0<<5)
6360
#define  TRANS_10BPC            (1<<5)
6361
#define  TRANS_6BPC             (2<<5)
6362
#define  TRANS_12BPC            (3<<5)
6363
 
3243 Serge 6364
#define _TRANSA_CHICKEN1	 0xf0060
6365
#define _TRANSB_CHICKEN1	 0xf1060
6366
#define TRANS_CHICKEN1(pipe) _PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1)
6084 serge 6367
#define  TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE	(1<<10)
3243 Serge 6368
#define  TRANS_CHICKEN1_DP0UNIT_GC_DISABLE	(1<<4)
2325 Serge 6369
#define _TRANSA_CHICKEN2	 0xf0064
6370
#define _TRANSB_CHICKEN2	 0xf1064
6371
#define TRANS_CHICKEN2(pipe) _PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
6084 serge 6372
#define  TRANS_CHICKEN2_TIMING_OVERRIDE			(1<<31)
3746 Serge 6373
#define  TRANS_CHICKEN2_FDI_POLARITY_REVERSED		(1<<29)
6374
#define  TRANS_CHICKEN2_FRAME_START_DELAY_MASK		(3<<27)
6375
#define  TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER	(1<<26)
6376
#define  TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH	(1<<25)
2325 Serge 6377
 
6378
#define SOUTH_CHICKEN1		0xc2000
6379
#define  FDIA_PHASE_SYNC_SHIFT_OVR	19
6380
#define  FDIA_PHASE_SYNC_SHIFT_EN	18
6084 serge 6381
#define  FDI_PHASE_SYNC_OVR(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
6382
#define  FDI_PHASE_SYNC_EN(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
3243 Serge 6383
#define  FDI_BC_BIFURCATION_SELECT	(1 << 12)
6084 serge 6384
#define  SPT_PWM_GRANULARITY		(1<<0)
2325 Serge 6385
#define SOUTH_CHICKEN2		0xc2004
3243 Serge 6386
#define  FDI_MPHY_IOSFSB_RESET_STATUS	(1<<13)
6387
#define  FDI_MPHY_IOSFSB_RESET_CTL	(1<<12)
6084 serge 6388
#define  LPT_PWM_GRANULARITY		(1<<5)
6389
#define  DPLS_EDP_PPS_FIX_DIS		(1<<0)
2325 Serge 6390
 
6391
#define _FDI_RXA_CHICKEN         0xc200c
6392
#define _FDI_RXB_CHICKEN         0xc2010
6393
#define  FDI_RX_PHASE_SYNC_POINTER_OVR	(1<<1)
6394
#define  FDI_RX_PHASE_SYNC_POINTER_EN	(1<<0)
6395
#define FDI_RX_CHICKEN(pipe) _PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
6396
 
6397
#define SOUTH_DSPCLK_GATE_D	0xc2020
4280 Serge 6398
#define  PCH_DPLUNIT_CLOCK_GATE_DISABLE (1<<30)
2325 Serge 6399
#define  PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1<<29)
4280 Serge 6400
#define  PCH_CPUNIT_CLOCK_GATE_DISABLE (1<<14)
3243 Serge 6401
#define  PCH_LP_PARTITION_LEVEL_DISABLE  (1<<12)
2325 Serge 6402
 
6403
/* CPU: FDI_TX */
6404
#define _FDI_TXA_CTL             0x60100
6405
#define _FDI_TXB_CTL             0x61100
6406
#define FDI_TX_CTL(pipe) _PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
6407
#define  FDI_TX_DISABLE         (0<<31)
6408
#define  FDI_TX_ENABLE          (1<<31)
6409
#define  FDI_LINK_TRAIN_PATTERN_1       (0<<28)
6410
#define  FDI_LINK_TRAIN_PATTERN_2       (1<<28)
6411
#define  FDI_LINK_TRAIN_PATTERN_IDLE    (2<<28)
6412
#define  FDI_LINK_TRAIN_NONE            (3<<28)
6413
#define  FDI_LINK_TRAIN_VOLTAGE_0_4V    (0<<25)
6414
#define  FDI_LINK_TRAIN_VOLTAGE_0_6V    (1<<25)
6415
#define  FDI_LINK_TRAIN_VOLTAGE_0_8V    (2<<25)
6416
#define  FDI_LINK_TRAIN_VOLTAGE_1_2V    (3<<25)
6417
#define  FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
6418
#define  FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
6419
#define  FDI_LINK_TRAIN_PRE_EMPHASIS_2X   (2<<22)
6420
#define  FDI_LINK_TRAIN_PRE_EMPHASIS_3X   (3<<22)
6421
/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
6422
   SNB has different settings. */
6423
/* SNB A-stepping */
6424
#define  FDI_LINK_TRAIN_400MV_0DB_SNB_A		(0x38<<22)
6425
#define  FDI_LINK_TRAIN_400MV_6DB_SNB_A		(0x02<<22)
6426
#define  FDI_LINK_TRAIN_600MV_3_5DB_SNB_A	(0x01<<22)
6427
#define  FDI_LINK_TRAIN_800MV_0DB_SNB_A		(0x0<<22)
6428
/* SNB B-stepping */
6429
#define  FDI_LINK_TRAIN_400MV_0DB_SNB_B		(0x0<<22)
6430
#define  FDI_LINK_TRAIN_400MV_6DB_SNB_B		(0x3a<<22)
6431
#define  FDI_LINK_TRAIN_600MV_3_5DB_SNB_B	(0x39<<22)
6432
#define  FDI_LINK_TRAIN_800MV_0DB_SNB_B		(0x38<<22)
6433
#define  FDI_LINK_TRAIN_VOL_EMP_MASK		(0x3f<<22)
4104 Serge 6434
#define  FDI_DP_PORT_WIDTH_SHIFT		19
6435
#define  FDI_DP_PORT_WIDTH_MASK			(7 << FDI_DP_PORT_WIDTH_SHIFT)
6436
#define  FDI_DP_PORT_WIDTH(width)           (((width) - 1) << FDI_DP_PORT_WIDTH_SHIFT)
2325 Serge 6437
#define  FDI_TX_ENHANCE_FRAME_ENABLE    (1<<18)
6438
/* Ironlake: hardwired to 1 */
6439
#define  FDI_TX_PLL_ENABLE              (1<<14)
6440
 
6441
/* Ivybridge has different bits for lolz */
6442
#define  FDI_LINK_TRAIN_PATTERN_1_IVB       (0<<8)
6443
#define  FDI_LINK_TRAIN_PATTERN_2_IVB       (1<<8)
6444
#define  FDI_LINK_TRAIN_PATTERN_IDLE_IVB    (2<<8)
6445
#define  FDI_LINK_TRAIN_NONE_IVB            (3<<8)
6446
 
6447
/* both Tx and Rx */
2342 Serge 6448
#define  FDI_COMPOSITE_SYNC		(1<<11)
2325 Serge 6449
#define  FDI_LINK_TRAIN_AUTO		(1<<10)
6450
#define  FDI_SCRAMBLING_ENABLE          (0<<7)
6451
#define  FDI_SCRAMBLING_DISABLE         (1<<7)
6452
 
6453
/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
6454
#define _FDI_RXA_CTL             0xf000c
6455
#define _FDI_RXB_CTL             0xf100c
6456
#define FDI_RX_CTL(pipe) _PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
6457
#define  FDI_RX_ENABLE          (1<<31)
6458
/* train, dp width same as FDI_TX */
6459
#define  FDI_FS_ERRC_ENABLE		(1<<27)
6460
#define  FDI_FE_ERRC_ENABLE		(1<<26)
3243 Serge 6461
#define  FDI_RX_POLARITY_REVERSED_LPT	(1<<16)
2325 Serge 6462
#define  FDI_8BPC                       (0<<16)
6463
#define  FDI_10BPC                      (1<<16)
6464
#define  FDI_6BPC                       (2<<16)
6465
#define  FDI_12BPC                      (3<<16)
3480 Serge 6466
#define  FDI_RX_LINK_REVERSAL_OVERRIDE  (1<<15)
2325 Serge 6467
#define  FDI_DMI_LINK_REVERSE_MASK      (1<<14)
6468
#define  FDI_RX_PLL_ENABLE              (1<<13)
6469
#define  FDI_FS_ERR_CORRECT_ENABLE      (1<<11)
6470
#define  FDI_FE_ERR_CORRECT_ENABLE      (1<<10)
6471
#define  FDI_FS_ERR_REPORT_ENABLE       (1<<9)
6472
#define  FDI_FE_ERR_REPORT_ENABLE       (1<<8)
6473
#define  FDI_RX_ENHANCE_FRAME_ENABLE    (1<<6)
6474
#define  FDI_PCDCLK	                (1<<4)
6475
/* CPT */
6476
#define  FDI_AUTO_TRAINING			(1<<10)
6477
#define  FDI_LINK_TRAIN_PATTERN_1_CPT		(0<<8)
6478
#define  FDI_LINK_TRAIN_PATTERN_2_CPT		(1<<8)
6479
#define  FDI_LINK_TRAIN_PATTERN_IDLE_CPT	(2<<8)
6480
#define  FDI_LINK_TRAIN_NORMAL_CPT		(3<<8)
6481
#define  FDI_LINK_TRAIN_PATTERN_MASK_CPT	(3<<8)
6482
 
6084 serge 6483
#define _FDI_RXA_MISC			0xf0010
6484
#define _FDI_RXB_MISC			0xf1010
3243 Serge 6485
#define  FDI_RX_PWRDN_LANE1_MASK	(3<<26)
6486
#define  FDI_RX_PWRDN_LANE1_VAL(x)	((x)<<26)
6487
#define  FDI_RX_PWRDN_LANE0_MASK	(3<<24)
6488
#define  FDI_RX_PWRDN_LANE0_VAL(x)	((x)<<24)
6489
#define  FDI_RX_TP1_TO_TP2_48		(2<<20)
6490
#define  FDI_RX_TP1_TO_TP2_64		(3<<20)
6491
#define  FDI_RX_FDI_DELAY_90		(0x90<<0)
6492
#define FDI_RX_MISC(pipe) _PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
6493
 
2325 Serge 6494
#define _FDI_RXA_TUSIZE1         0xf0030
6495
#define _FDI_RXA_TUSIZE2         0xf0038
6496
#define _FDI_RXB_TUSIZE1         0xf1030
6497
#define _FDI_RXB_TUSIZE2         0xf1038
6498
#define FDI_RX_TUSIZE1(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
6499
#define FDI_RX_TUSIZE2(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
6500
 
6501
/* FDI_RX interrupt register format */
6502
#define FDI_RX_INTER_LANE_ALIGN         (1<<10)
6503
#define FDI_RX_SYMBOL_LOCK              (1<<9) /* train 2 */
6504
#define FDI_RX_BIT_LOCK                 (1<<8) /* train 1 */
6505
#define FDI_RX_TRAIN_PATTERN_2_FAIL     (1<<7)
6506
#define FDI_RX_FS_CODE_ERR              (1<<6)
6507
#define FDI_RX_FE_CODE_ERR              (1<<5)
6508
#define FDI_RX_SYMBOL_ERR_RATE_ABOVE    (1<<4)
6509
#define FDI_RX_HDCP_LINK_FAIL           (1<<3)
6510
#define FDI_RX_PIXEL_FIFO_OVERFLOW      (1<<2)
6511
#define FDI_RX_CROSS_CLOCK_OVERFLOW     (1<<1)
6512
#define FDI_RX_SYMBOL_QUEUE_OVERFLOW    (1<<0)
6513
 
6514
#define _FDI_RXA_IIR             0xf0014
6515
#define _FDI_RXA_IMR             0xf0018
6516
#define _FDI_RXB_IIR             0xf1014
6517
#define _FDI_RXB_IMR             0xf1018
6518
#define FDI_RX_IIR(pipe) _PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
6519
#define FDI_RX_IMR(pipe) _PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
6520
 
6521
#define FDI_PLL_CTL_1           0xfe000
6522
#define FDI_PLL_CTL_2           0xfe004
6523
 
6524
#define PCH_LVDS	0xe1180
6525
#define  LVDS_DETECTED	(1 << 1)
6526
 
3031 serge 6527
/* vlv has 2 sets of panel control regs. */
3480 Serge 6528
#define PIPEA_PP_STATUS         (VLV_DISPLAY_BASE + 0x61200)
6529
#define PIPEA_PP_CONTROL        (VLV_DISPLAY_BASE + 0x61204)
6530
#define PIPEA_PP_ON_DELAYS      (VLV_DISPLAY_BASE + 0x61208)
5354 serge 6531
#define  PANEL_PORT_SELECT_VLV(port)	((port) << 30)
3480 Serge 6532
#define PIPEA_PP_OFF_DELAYS     (VLV_DISPLAY_BASE + 0x6120c)
6533
#define PIPEA_PP_DIVISOR        (VLV_DISPLAY_BASE + 0x61210)
2325 Serge 6534
 
3480 Serge 6535
#define PIPEB_PP_STATUS         (VLV_DISPLAY_BASE + 0x61300)
6536
#define PIPEB_PP_CONTROL        (VLV_DISPLAY_BASE + 0x61304)
6537
#define PIPEB_PP_ON_DELAYS      (VLV_DISPLAY_BASE + 0x61308)
6538
#define PIPEB_PP_OFF_DELAYS     (VLV_DISPLAY_BASE + 0x6130c)
6539
#define PIPEB_PP_DIVISOR        (VLV_DISPLAY_BASE + 0x61310)
2325 Serge 6540
 
3746 Serge 6541
#define VLV_PIPE_PP_STATUS(pipe) _PIPE(pipe, PIPEA_PP_STATUS, PIPEB_PP_STATUS)
6542
#define VLV_PIPE_PP_CONTROL(pipe) _PIPE(pipe, PIPEA_PP_CONTROL, PIPEB_PP_CONTROL)
6543
#define VLV_PIPE_PP_ON_DELAYS(pipe) \
6544
		_PIPE(pipe, PIPEA_PP_ON_DELAYS, PIPEB_PP_ON_DELAYS)
6545
#define VLV_PIPE_PP_OFF_DELAYS(pipe) \
6546
		_PIPE(pipe, PIPEA_PP_OFF_DELAYS, PIPEB_PP_OFF_DELAYS)
6547
#define VLV_PIPE_PP_DIVISOR(pipe) \
6548
		_PIPE(pipe, PIPEA_PP_DIVISOR, PIPEB_PP_DIVISOR)
6549
 
2325 Serge 6550
#define PCH_PP_STATUS		0xc7200
6551
#define PCH_PP_CONTROL		0xc7204
6552
#define  PANEL_UNLOCK_REGS	(0xabcd << 16)
2342 Serge 6553
#define  PANEL_UNLOCK_MASK	(0xffff << 16)
6084 serge 6554
#define  BXT_POWER_CYCLE_DELAY_MASK	(0x1f0)
6555
#define  BXT_POWER_CYCLE_DELAY_SHIFT	4
2325 Serge 6556
#define  EDP_FORCE_VDD		(1 << 3)
6557
#define  EDP_BLC_ENABLE		(1 << 2)
6558
#define  PANEL_POWER_RESET	(1 << 1)
6559
#define  PANEL_POWER_OFF	(0 << 0)
6560
#define  PANEL_POWER_ON		(1 << 0)
6561
#define PCH_PP_ON_DELAYS	0xc7208
2342 Serge 6562
#define  PANEL_PORT_SELECT_MASK	(3 << 30)
6563
#define  PANEL_PORT_SELECT_LVDS	(0 << 30)
6564
#define  PANEL_PORT_SELECT_DPA	(1 << 30)
6565
#define  PANEL_PORT_SELECT_DPC	(2 << 30)
6566
#define  PANEL_PORT_SELECT_DPD	(3 << 30)
6567
#define  PANEL_POWER_UP_DELAY_MASK	(0x1fff0000)
6568
#define  PANEL_POWER_UP_DELAY_SHIFT	16
6569
#define  PANEL_LIGHT_ON_DELAY_MASK	(0x1fff)
6570
#define  PANEL_LIGHT_ON_DELAY_SHIFT	0
6571
 
2325 Serge 6572
#define PCH_PP_OFF_DELAYS	0xc720c
2342 Serge 6573
#define  PANEL_POWER_DOWN_DELAY_MASK	(0x1fff0000)
6574
#define  PANEL_POWER_DOWN_DELAY_SHIFT	16
6575
#define  PANEL_LIGHT_OFF_DELAY_MASK	(0x1fff)
6576
#define  PANEL_LIGHT_OFF_DELAY_SHIFT	0
6577
 
2325 Serge 6578
#define PCH_PP_DIVISOR		0xc7210
2342 Serge 6579
#define  PP_REFERENCE_DIVIDER_MASK	(0xffffff00)
6580
#define  PP_REFERENCE_DIVIDER_SHIFT	8
6581
#define  PANEL_POWER_CYCLE_DELAY_MASK	(0x1f)
6582
#define  PANEL_POWER_CYCLE_DELAY_SHIFT	0
2325 Serge 6583
 
6084 serge 6584
/* BXT PPS changes - 2nd set of PPS registers */
6585
#define _BXT_PP_STATUS2 	0xc7300
6586
#define _BXT_PP_CONTROL2 	0xc7304
6587
#define _BXT_PP_ON_DELAYS2	0xc7308
6588
#define _BXT_PP_OFF_DELAYS2	0xc730c
6589
 
6590
#define BXT_PP_STATUS(n)	_PIPE(n, PCH_PP_STATUS, _BXT_PP_STATUS2)
6591
#define BXT_PP_CONTROL(n)	_PIPE(n, PCH_PP_CONTROL, _BXT_PP_CONTROL2)
6592
#define BXT_PP_ON_DELAYS(n)	_PIPE(n, PCH_PP_ON_DELAYS, _BXT_PP_ON_DELAYS2)
6593
#define BXT_PP_OFF_DELAYS(n)	_PIPE(n, PCH_PP_OFF_DELAYS, _BXT_PP_OFF_DELAYS2)
6594
 
2325 Serge 6595
#define PCH_DP_B		0xe4100
6596
#define PCH_DPB_AUX_CH_CTL	0xe4110
6597
#define PCH_DPB_AUX_CH_DATA1	0xe4114
6598
#define PCH_DPB_AUX_CH_DATA2	0xe4118
6599
#define PCH_DPB_AUX_CH_DATA3	0xe411c
6600
#define PCH_DPB_AUX_CH_DATA4	0xe4120
6601
#define PCH_DPB_AUX_CH_DATA5	0xe4124
6602
 
6603
#define PCH_DP_C		0xe4200
6604
#define PCH_DPC_AUX_CH_CTL	0xe4210
6605
#define PCH_DPC_AUX_CH_DATA1	0xe4214
6606
#define PCH_DPC_AUX_CH_DATA2	0xe4218
6607
#define PCH_DPC_AUX_CH_DATA3	0xe421c
6608
#define PCH_DPC_AUX_CH_DATA4	0xe4220
6609
#define PCH_DPC_AUX_CH_DATA5	0xe4224
6610
 
6611
#define PCH_DP_D		0xe4300
6612
#define PCH_DPD_AUX_CH_CTL	0xe4310
6613
#define PCH_DPD_AUX_CH_DATA1	0xe4314
6614
#define PCH_DPD_AUX_CH_DATA2	0xe4318
6615
#define PCH_DPD_AUX_CH_DATA3	0xe431c
6616
#define PCH_DPD_AUX_CH_DATA4	0xe4320
6617
#define PCH_DPD_AUX_CH_DATA5	0xe4324
6618
 
6619
/* CPT */
6620
#define  PORT_TRANS_A_SEL_CPT	0
6621
#define  PORT_TRANS_B_SEL_CPT	(1<<29)
6622
#define  PORT_TRANS_C_SEL_CPT	(2<<29)
6623
#define  PORT_TRANS_SEL_MASK	(3<<29)
6624
#define  PORT_TRANS_SEL_CPT(pipe)	((pipe) << 29)
3031 serge 6625
#define  PORT_TO_PIPE(val)	(((val) & (1<<30)) >> 30)
6626
#define  PORT_TO_PIPE_CPT(val)	(((val) & PORT_TRANS_SEL_MASK) >> 29)
5060 serge 6627
#define  SDVO_PORT_TO_PIPE_CHV(val)	(((val) & (3<<24)) >> 24)
6628
#define  DP_PORT_TO_PIPE_CHV(val)	(((val) & (3<<16)) >> 16)
2325 Serge 6629
 
6630
#define TRANS_DP_CTL_A		0xe0300
6631
#define TRANS_DP_CTL_B		0xe1300
6632
#define TRANS_DP_CTL_C		0xe2300
3243 Serge 6633
#define TRANS_DP_CTL(pipe)	_PIPE(pipe, TRANS_DP_CTL_A, TRANS_DP_CTL_B)
2325 Serge 6634
#define  TRANS_DP_OUTPUT_ENABLE	(1<<31)
6635
#define  TRANS_DP_PORT_SEL_B	(0<<29)
6636
#define  TRANS_DP_PORT_SEL_C	(1<<29)
6637
#define  TRANS_DP_PORT_SEL_D	(2<<29)
6638
#define  TRANS_DP_PORT_SEL_NONE	(3<<29)
6639
#define  TRANS_DP_PORT_SEL_MASK	(3<<29)
6084 serge 6640
#define  TRANS_DP_PIPE_TO_PORT(val)	((((val) & TRANS_DP_PORT_SEL_MASK) >> 29) + PORT_B)
2325 Serge 6641
#define  TRANS_DP_AUDIO_ONLY	(1<<26)
6642
#define  TRANS_DP_ENH_FRAMING	(1<<18)
6643
#define  TRANS_DP_8BPC		(0<<9)
6644
#define  TRANS_DP_10BPC		(1<<9)
6645
#define  TRANS_DP_6BPC		(2<<9)
6646
#define  TRANS_DP_12BPC		(3<<9)
6647
#define  TRANS_DP_BPC_MASK	(3<<9)
6648
#define  TRANS_DP_VSYNC_ACTIVE_HIGH	(1<<4)
6649
#define  TRANS_DP_VSYNC_ACTIVE_LOW	0
6650
#define  TRANS_DP_HSYNC_ACTIVE_HIGH	(1<<3)
6651
#define  TRANS_DP_HSYNC_ACTIVE_LOW	0
6652
#define  TRANS_DP_SYNC_MASK	(3<<3)
6653
 
6654
/* SNB eDP training params */
6655
/* SNB A-stepping */
6656
#define  EDP_LINK_TRAIN_400MV_0DB_SNB_A		(0x38<<22)
6657
#define  EDP_LINK_TRAIN_400MV_6DB_SNB_A		(0x02<<22)
6658
#define  EDP_LINK_TRAIN_600MV_3_5DB_SNB_A	(0x01<<22)
6659
#define  EDP_LINK_TRAIN_800MV_0DB_SNB_A		(0x0<<22)
6660
/* SNB B-stepping */
6661
#define  EDP_LINK_TRAIN_400_600MV_0DB_SNB_B	(0x0<<22)
6662
#define  EDP_LINK_TRAIN_400MV_3_5DB_SNB_B	(0x1<<22)
6663
#define  EDP_LINK_TRAIN_400_600MV_6DB_SNB_B	(0x3a<<22)
6664
#define  EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B	(0x39<<22)
6665
#define  EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B	(0x38<<22)
6666
#define  EDP_LINK_TRAIN_VOL_EMP_MASK_SNB	(0x3f<<22)
6667
 
2342 Serge 6668
/* IVB */
6669
#define EDP_LINK_TRAIN_400MV_0DB_IVB		(0x24 <<22)
6670
#define EDP_LINK_TRAIN_400MV_3_5DB_IVB		(0x2a <<22)
6671
#define EDP_LINK_TRAIN_400MV_6DB_IVB		(0x2f <<22)
6672
#define EDP_LINK_TRAIN_600MV_0DB_IVB		(0x30 <<22)
6673
#define EDP_LINK_TRAIN_600MV_3_5DB_IVB		(0x36 <<22)
6674
#define EDP_LINK_TRAIN_800MV_0DB_IVB		(0x38 <<22)
4104 Serge 6675
#define EDP_LINK_TRAIN_800MV_3_5DB_IVB		(0x3e <<22)
2342 Serge 6676
 
6677
/* legacy values */
6678
#define EDP_LINK_TRAIN_500MV_0DB_IVB		(0x00 <<22)
6679
#define EDP_LINK_TRAIN_1000MV_0DB_IVB		(0x20 <<22)
6680
#define EDP_LINK_TRAIN_500MV_3_5DB_IVB		(0x02 <<22)
6681
#define EDP_LINK_TRAIN_1000MV_3_5DB_IVB		(0x22 <<22)
6682
#define EDP_LINK_TRAIN_1000MV_6DB_IVB		(0x23 <<22)
6683
 
6684
#define  EDP_LINK_TRAIN_VOL_EMP_MASK_IVB	(0x3f<<22)
6685
 
5060 serge 6686
#define  VLV_PMWGICZ				0x1300a4
6687
 
2325 Serge 6688
#define  FORCEWAKE				0xA18C
3031 serge 6689
#define  FORCEWAKE_VLV				0x1300b0
6690
#define  FORCEWAKE_ACK_VLV			0x1300b4
3746 Serge 6691
#define  FORCEWAKE_MEDIA_VLV			0x1300b8
6692
#define  FORCEWAKE_ACK_MEDIA_VLV		0x1300bc
3031 serge 6693
#define  FORCEWAKE_ACK_HSW			0x130044
2325 Serge 6694
#define  FORCEWAKE_ACK				0x130090
3746 Serge 6695
#define  VLV_GTLC_WAKE_CTRL			0x130090
5060 serge 6696
#define   VLV_GTLC_RENDER_CTX_EXISTS		(1 << 25)
6697
#define   VLV_GTLC_MEDIA_CTX_EXISTS		(1 << 24)
6698
#define   VLV_GTLC_ALLOWWAKEREQ			(1 << 0)
6699
 
3746 Serge 6700
#define  VLV_GTLC_PW_STATUS			0x130094
5060 serge 6701
#define   VLV_GTLC_ALLOWWAKEACK			(1 << 0)
6702
#define   VLV_GTLC_ALLOWWAKEERR			(1 << 1)
6703
#define   VLV_GTLC_PW_MEDIA_STATUS_MASK		(1 << 5)
6704
#define   VLV_GTLC_PW_RENDER_STATUS_MASK	(1 << 7)
2342 Serge 6705
#define  FORCEWAKE_MT				0xa188 /* multi-threaded */
5354 serge 6706
#define  FORCEWAKE_MEDIA_GEN9			0xa270
6707
#define  FORCEWAKE_RENDER_GEN9			0xa278
6708
#define  FORCEWAKE_BLITTER_GEN9			0xa188
6709
#define  FORCEWAKE_ACK_MEDIA_GEN9		0x0D88
6710
#define  FORCEWAKE_ACK_RENDER_GEN9		0x0D84
6711
#define  FORCEWAKE_ACK_BLITTER_GEN9		0x130044
3243 Serge 6712
#define   FORCEWAKE_KERNEL			0x1
6713
#define   FORCEWAKE_USER			0x2
2342 Serge 6714
#define  FORCEWAKE_MT_ACK			0x130040
6715
#define  ECOBUS					0xa180
6716
#define    FORCEWAKE_MT_ENABLE			(1<<5)
5060 serge 6717
#define  VLV_SPAREG2H				0xA194
2325 Serge 6718
 
3031 serge 6719
#define  GTFIFODBG				0x120000
4560 Serge 6720
#define    GT_FIFO_SBDROPERR			(1<<6)
6721
#define    GT_FIFO_BLOBDROPERR			(1<<5)
6722
#define    GT_FIFO_SB_READ_ABORTERR		(1<<4)
6723
#define    GT_FIFO_DROPERR			(1<<3)
3031 serge 6724
#define    GT_FIFO_OVFERR			(1<<2)
6725
#define    GT_FIFO_IAWRERR			(1<<1)
6726
#define    GT_FIFO_IARDERR			(1<<0)
6727
 
4560 Serge 6728
#define  GTFIFOCTL				0x120008
6729
#define    GT_FIFO_FREE_ENTRIES_MASK		0x7f
2325 Serge 6730
#define    GT_FIFO_NUM_RESERVED_ENTRIES		20
6084 serge 6731
#define    GT_FIFO_CTL_BLOCK_ALL_POLICY_STALL	(1 << 12)
6732
#define    GT_FIFO_CTL_RC6_POLICY_STALL		(1 << 11)
2325 Serge 6733
 
4104 Serge 6734
#define  HSW_IDICR				0x9008
6735
#define    IDIHASHMSK(x)			(((x) & 0x3f) << 16)
6736
#define  HSW_EDRAM_PRESENT			0x120010
6084 serge 6737
#define    EDRAM_ENABLED			0x1
4104 Serge 6738
 
3031 serge 6739
#define GEN6_UCGCTL1				0x9400
5060 serge 6740
# define GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE		(1 << 16)
3031 serge 6741
# define GEN6_BLBUNIT_CLOCK_GATE_DISABLE		(1 << 5)
6742
# define GEN6_CSUNIT_CLOCK_GATE_DISABLE			(1 << 7)
6743
 
2342 Serge 6744
#define GEN6_UCGCTL2				0x9404
6084 serge 6745
# define GEN6_VFUNIT_CLOCK_GATE_DISABLE			(1 << 31)
3031 serge 6746
# define GEN7_VDSUNIT_CLOCK_GATE_DISABLE		(1 << 30)
6747
# define GEN7_TDLUNIT_CLOCK_GATE_DISABLE		(1 << 22)
6748
# define GEN6_RCZUNIT_CLOCK_GATE_DISABLE		(1 << 13)
2342 Serge 6749
# define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE		(1 << 12)
6750
# define GEN6_RCCUNIT_CLOCK_GATE_DISABLE		(1 << 11)
6751
 
5060 serge 6752
#define GEN6_UCGCTL3				0x9408
6753
 
3031 serge 6754
#define GEN7_UCGCTL4				0x940c
6755
#define  GEN7_L3BANK2X_CLOCK_GATE_DISABLE	(1<<25)
6756
 
5060 serge 6757
#define GEN6_RCGCTL1				0x9410
6758
#define GEN6_RCGCTL2				0x9414
6759
#define GEN6_RSTCTL				0x9420
6760
 
6761
#define GEN8_UCGCTL6				0x9430
6084 serge 6762
#define   GEN8_GAPSUNIT_CLOCK_GATE_DISABLE	(1<<24)
5060 serge 6763
#define   GEN8_SDEUNIT_CLOCK_GATE_DISABLE	(1<<14)
6084 serge 6764
#define   GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ (1<<28)
5060 serge 6765
 
6766
#define GEN6_GFXPAUSE				0xA000
2325 Serge 6767
#define GEN6_RPNSWREQ				0xA008
6768
#define   GEN6_TURBO_DISABLE			(1<<31)
6769
#define   GEN6_FREQUENCY(x)			((x)<<25)
3746 Serge 6770
#define   HSW_FREQUENCY(x)			((x)<<24)
6084 serge 6771
#define   GEN9_FREQUENCY(x)			((x)<<23)
2325 Serge 6772
#define   GEN6_OFFSET(x)			((x)<<19)
6773
#define   GEN6_AGGRESSIVE_TURBO			(0<<15)
6774
#define GEN6_RC_VIDEO_FREQ			0xA00C
6775
#define GEN6_RC_CONTROL				0xA090
6776
#define   GEN6_RC_CTL_RC6pp_ENABLE		(1<<16)
6777
#define   GEN6_RC_CTL_RC6p_ENABLE		(1<<17)
6778
#define   GEN6_RC_CTL_RC6_ENABLE		(1<<18)
6779
#define   GEN6_RC_CTL_RC1e_ENABLE		(1<<20)
6780
#define   GEN6_RC_CTL_RC7_ENABLE		(1<<22)
4560 Serge 6781
#define   VLV_RC_CTL_CTX_RST_PARALLEL		(1<<24)
4104 Serge 6782
#define   GEN7_RC_CTL_TO_MODE			(1<<28)
2325 Serge 6783
#define   GEN6_RC_CTL_EI_MODE(x)		((x)<<27)
6784
#define   GEN6_RC_CTL_HW_ENABLE			(1<<31)
6785
#define GEN6_RP_DOWN_TIMEOUT			0xA010
6786
#define GEN6_RP_INTERRUPT_LIMITS		0xA014
6787
#define GEN6_RPSTAT1				0xA01C
6788
#define   GEN6_CAGF_SHIFT			8
3480 Serge 6789
#define   HSW_CAGF_SHIFT			7
6084 serge 6790
#define   GEN9_CAGF_SHIFT			23
2325 Serge 6791
#define   GEN6_CAGF_MASK			(0x7f << GEN6_CAGF_SHIFT)
3480 Serge 6792
#define   HSW_CAGF_MASK				(0x7f << HSW_CAGF_SHIFT)
6084 serge 6793
#define   GEN9_CAGF_MASK			(0x1ff << GEN9_CAGF_SHIFT)
2325 Serge 6794
#define GEN6_RP_CONTROL				0xA024
6795
#define   GEN6_RP_MEDIA_TURBO			(1<<11)
2342 Serge 6796
#define   GEN6_RP_MEDIA_MODE_MASK		(3<<9)
6797
#define   GEN6_RP_MEDIA_HW_TURBO_MODE		(3<<9)
6798
#define   GEN6_RP_MEDIA_HW_NORMAL_MODE		(2<<9)
6799
#define   GEN6_RP_MEDIA_HW_MODE			(1<<9)
6800
#define   GEN6_RP_MEDIA_SW_MODE			(0<<9)
2325 Serge 6801
#define   GEN6_RP_MEDIA_IS_GFX			(1<<8)
6802
#define   GEN6_RP_ENABLE			(1<<7)
6803
#define   GEN6_RP_UP_IDLE_MIN			(0x1<<3)
6804
#define   GEN6_RP_UP_BUSY_AVG			(0x2<<3)
6805
#define   GEN6_RP_UP_BUSY_CONT			(0x4<<3)
4560 Serge 6806
#define   GEN6_RP_DOWN_IDLE_AVG			(0x2<<0)
2325 Serge 6807
#define   GEN6_RP_DOWN_IDLE_CONT		(0x1<<0)
6808
#define GEN6_RP_UP_THRESHOLD			0xA02C
6809
#define GEN6_RP_DOWN_THRESHOLD			0xA030
6810
#define GEN6_RP_CUR_UP_EI			0xA050
6811
#define   GEN6_CURICONT_MASK			0xffffff
6812
#define GEN6_RP_CUR_UP				0xA054
6813
#define   GEN6_CURBSYTAVG_MASK			0xffffff
6814
#define GEN6_RP_PREV_UP				0xA058
6815
#define GEN6_RP_CUR_DOWN_EI			0xA05C
6816
#define   GEN6_CURIAVG_MASK			0xffffff
6817
#define GEN6_RP_CUR_DOWN			0xA060
6818
#define GEN6_RP_PREV_DOWN			0xA064
6819
#define GEN6_RP_UP_EI				0xA068
6820
#define GEN6_RP_DOWN_EI				0xA06C
6821
#define GEN6_RP_IDLE_HYSTERSIS			0xA070
5060 serge 6822
#define GEN6_RPDEUHWTC				0xA080
6823
#define GEN6_RPDEUC				0xA084
6824
#define GEN6_RPDEUCSW				0xA088
2325 Serge 6825
#define GEN6_RC_STATE				0xA094
6826
#define GEN6_RC1_WAKE_RATE_LIMIT		0xA098
6827
#define GEN6_RC6_WAKE_RATE_LIMIT		0xA09C
6828
#define GEN6_RC6pp_WAKE_RATE_LIMIT		0xA0A0
6829
#define GEN6_RC_EVALUATION_INTERVAL		0xA0A8
6830
#define GEN6_RC_IDLE_HYSTERSIS			0xA0AC
6831
#define GEN6_RC_SLEEP				0xA0B0
5060 serge 6832
#define GEN6_RCUBMABDTMR			0xA0B0
2325 Serge 6833
#define GEN6_RC1e_THRESHOLD			0xA0B4
6834
#define GEN6_RC6_THRESHOLD			0xA0B8
6835
#define GEN6_RC6p_THRESHOLD			0xA0BC
5060 serge 6836
#define VLV_RCEDATA				0xA0BC
2325 Serge 6837
#define GEN6_RC6pp_THRESHOLD			0xA0C0
6838
#define GEN6_PMINTRMSK				0xA168
5060 serge 6839
#define GEN8_PMINTR_REDIRECT_TO_NON_DISP	(1<<31)
6840
#define VLV_PWRDWNUPCTL				0xA294
6084 serge 6841
#define GEN9_MEDIA_PG_IDLE_HYSTERESIS		0xA0C4
6842
#define GEN9_RENDER_PG_IDLE_HYSTERESIS		0xA0C8
6843
#define GEN9_PG_ENABLE				0xA210
6844
#define GEN9_RENDER_PG_ENABLE			(1<<0)
6845
#define GEN9_MEDIA_PG_ENABLE			(1<<1)
2325 Serge 6846
 
6084 serge 6847
#define VLV_CHICKEN_3				(VLV_DISPLAY_BASE + 0x7040C)
6848
#define  PIXEL_OVERLAP_CNT_MASK			(3 << 30)
6849
#define  PIXEL_OVERLAP_CNT_SHIFT		30
6850
 
2325 Serge 6851
#define GEN6_PMISR				0x44020
6852
#define GEN6_PMIMR				0x44024 /* rps_lock */
6853
#define GEN6_PMIIR				0x44028
6854
#define GEN6_PMIER				0x4402C
6855
#define  GEN6_PM_MBOX_EVENT			(1<<25)
6856
#define  GEN6_PM_THERMAL_EVENT			(1<<24)
6857
#define  GEN6_PM_RP_DOWN_TIMEOUT		(1<<6)
6858
#define  GEN6_PM_RP_UP_THRESHOLD		(1<<5)
6859
#define  GEN6_PM_RP_DOWN_THRESHOLD		(1<<4)
6860
#define  GEN6_PM_RP_UP_EI_EXPIRED		(1<<2)
6861
#define  GEN6_PM_RP_DOWN_EI_EXPIRED		(1<<1)
4104 Serge 6862
#define  GEN6_PM_RPS_EVENTS			(GEN6_PM_RP_UP_THRESHOLD | \
2325 Serge 6863
						 GEN6_PM_RP_DOWN_THRESHOLD | \
6864
						 GEN6_PM_RP_DOWN_TIMEOUT)
6865
 
6084 serge 6866
#define GEN7_GT_SCRATCH(i)			(0x4F100 + (i) * 4)
5060 serge 6867
#define GEN7_GT_SCRATCH_REG_NUM			8
6868
 
6869
#define VLV_GTLC_SURVIVABILITY_REG              0x130098
6870
#define VLV_GFX_CLK_STATUS_BIT			(1<<3)
6871
#define VLV_GFX_CLK_FORCE_ON_BIT		(1<<2)
6872
 
3031 serge 6873
#define GEN6_GT_GFX_RC6_LOCKED			0x138104
4560 Serge 6874
#define VLV_COUNTER_CONTROL			0x138104
6875
#define   VLV_COUNT_RANGE_HIGH			(1<<15)
5060 serge 6876
#define   VLV_MEDIA_RC0_COUNT_EN		(1<<5)
6877
#define   VLV_RENDER_RC0_COUNT_EN		(1<<4)
4560 Serge 6878
#define   VLV_MEDIA_RC6_COUNT_EN		(1<<1)
6879
#define   VLV_RENDER_RC6_COUNT_EN		(1<<0)
3031 serge 6880
#define GEN6_GT_GFX_RC6				0x138108
5060 serge 6881
#define VLV_GT_RENDER_RC6			0x138108
6882
#define VLV_GT_MEDIA_RC6			0x13810C
6883
 
3031 serge 6884
#define GEN6_GT_GFX_RC6p			0x13810C
6885
#define GEN6_GT_GFX_RC6pp			0x138110
6084 serge 6886
#define VLV_RENDER_C0_COUNT			0x138118
6887
#define VLV_MEDIA_C0_COUNT			0x13811C
3031 serge 6888
 
2325 Serge 6889
#define GEN6_PCODE_MAILBOX			0x138124
6890
#define   GEN6_PCODE_READY			(1<<31)
6084 serge 6891
#define	  GEN6_PCODE_WRITE_RC6VIDS		0x4
6892
#define	  GEN6_PCODE_READ_RC6VIDS		0x5
6893
#define     GEN6_ENCODE_RC6_VID(mv)		(((mv) - 245) / 5)
6894
#define     GEN6_DECODE_RC6_VID(vids)		(((vids) * 5) + 245)
6895
#define   BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ	0x18
6896
#define   GEN9_PCODE_READ_MEM_LATENCY		0x6
6897
#define     GEN9_MEM_LATENCY_LEVEL_MASK		0xFF
6898
#define     GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT	8
6899
#define     GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT	16
6900
#define     GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT	24
6901
#define   SKL_PCODE_CDCLK_CONTROL		0x7
6902
#define     SKL_CDCLK_PREPARE_FOR_CHANGE	0x3
6903
#define     SKL_CDCLK_READY_FOR_CHANGE		0x1
2325 Serge 6904
#define   GEN6_PCODE_WRITE_MIN_FREQ_TABLE	0x8
6905
#define   GEN6_PCODE_READ_MIN_FREQ_TABLE	0x9
6084 serge 6906
#define   GEN6_READ_OC_PARAMS			0xc
4560 Serge 6907
#define   GEN6_PCODE_READ_D_COMP		0x10
6908
#define   GEN6_PCODE_WRITE_D_COMP		0x11
6084 serge 6909
#define   HSW_PCODE_DE_WRITE_FREQ_REQ		0x17
4560 Serge 6910
#define   DISPLAY_IPS_CONTROL			0x19
5354 serge 6911
#define	  HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL	0x1A
2325 Serge 6912
#define GEN6_PCODE_DATA				0x138128
6913
#define   GEN6_PCODE_FREQ_IA_RATIO_SHIFT	8
3746 Serge 6914
#define   GEN6_PCODE_FREQ_RING_RATIO_SHIFT	16
5354 serge 6915
#define GEN6_PCODE_DATA1			0x13812C
2325 Serge 6916
 
2342 Serge 6917
#define GEN6_GT_CORE_STATUS		0x138060
6918
#define   GEN6_CORE_CPD_STATE_MASK	(7<<4)
6919
#define   GEN6_RCn_MASK			7
6920
#define   GEN6_RC0			0
6921
#define   GEN6_RC3			2
6922
#define   GEN6_RC6			3
6923
#define   GEN6_RC7			4
6924
 
6084 serge 6925
#define GEN8_GT_SLICE_INFO		0x138064
6926
#define   GEN8_LSLICESTAT_MASK		0x7
6927
 
6928
#define CHV_POWER_SS0_SIG1		0xa720
6929
#define CHV_POWER_SS1_SIG1		0xa728
6930
#define   CHV_SS_PG_ENABLE		(1<<1)
6931
#define   CHV_EU08_PG_ENABLE		(1<<9)
6932
#define   CHV_EU19_PG_ENABLE		(1<<17)
6933
#define   CHV_EU210_PG_ENABLE		(1<<25)
6934
 
6935
#define CHV_POWER_SS0_SIG2		0xa724
6936
#define CHV_POWER_SS1_SIG2		0xa72c
6937
#define   CHV_EU311_PG_ENABLE		(1<<1)
6938
 
6939
#define GEN9_SLICE_PGCTL_ACK(slice)	(0x804c + (slice)*0x4)
6940
#define   GEN9_PGCTL_SLICE_ACK		(1 << 0)
6941
#define   GEN9_PGCTL_SS_ACK(subslice)	(1 << (2 + (subslice)*2))
6942
 
6943
#define GEN9_SS01_EU_PGCTL_ACK(slice)	(0x805c + (slice)*0x8)
6944
#define GEN9_SS23_EU_PGCTL_ACK(slice)	(0x8060 + (slice)*0x8)
6945
#define   GEN9_PGCTL_SSA_EU08_ACK	(1 << 0)
6946
#define   GEN9_PGCTL_SSA_EU19_ACK	(1 << 2)
6947
#define   GEN9_PGCTL_SSA_EU210_ACK	(1 << 4)
6948
#define   GEN9_PGCTL_SSA_EU311_ACK	(1 << 6)
6949
#define   GEN9_PGCTL_SSB_EU08_ACK	(1 << 8)
6950
#define   GEN9_PGCTL_SSB_EU19_ACK	(1 << 10)
6951
#define   GEN9_PGCTL_SSB_EU210_ACK	(1 << 12)
6952
#define   GEN9_PGCTL_SSB_EU311_ACK	(1 << 14)
6953
 
3031 serge 6954
#define GEN7_MISCCPCTL			(0x9424)
6084 serge 6955
#define   GEN7_DOP_CLOCK_GATE_ENABLE		(1<<0)
6956
#define   GEN8_DOP_CLOCK_GATE_CFCLK_ENABLE	(1<<2)
6957
#define   GEN8_DOP_CLOCK_GATE_GUC_ENABLE	(1<<4)
6958
#define   GEN8_DOP_CLOCK_GATE_MEDIA_ENABLE     (1<<6)
3031 serge 6959
 
6084 serge 6960
#define GEN8_GARBCNTL                   0xB004
6961
#define   GEN9_GAPS_TSV_CREDIT_DISABLE  (1<<7)
6962
 
3031 serge 6963
/* IVYBRIDGE DPF */
6964
#define GEN7_L3CDERRST1			0xB008 /* L3CD Error Status 1 */
4560 Serge 6965
#define HSW_L3CDERRST11			0xB208 /* L3CD Error Status register 1 slice 1 */
3031 serge 6966
#define   GEN7_L3CDERRST1_ROW_MASK	(0x7ff<<14)
6967
#define   GEN7_PARITY_ERROR_VALID	(1<<13)
6968
#define   GEN7_L3CDERRST1_BANK_MASK	(3<<11)
6969
#define   GEN7_L3CDERRST1_SUBBANK_MASK	(7<<8)
6970
#define GEN7_PARITY_ERROR_ROW(reg) \
6971
		((reg & GEN7_L3CDERRST1_ROW_MASK) >> 14)
6972
#define GEN7_PARITY_ERROR_BANK(reg) \
6973
		((reg & GEN7_L3CDERRST1_BANK_MASK) >> 11)
6974
#define GEN7_PARITY_ERROR_SUBBANK(reg) \
6975
		((reg & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
6976
#define   GEN7_L3CDERRST1_ENABLE	(1<<7)
6977
 
6978
#define GEN7_L3LOG_BASE			0xB070
4560 Serge 6979
#define HSW_L3LOG_BASE_SLICE1		0xB270
3031 serge 6980
#define GEN7_L3LOG_SIZE			0x80
6981
 
3243 Serge 6982
#define GEN7_HALF_SLICE_CHICKEN1	0xe100 /* IVB GT1 + VLV */
6983
#define GEN7_HALF_SLICE_CHICKEN1_GT2	0xf100
6984
#define   GEN7_MAX_PS_THREAD_DEP		(8<<12)
4560 Serge 6985
#define   GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE	(1<<10)
6084 serge 6986
#define   GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE	(1<<4)
3243 Serge 6987
#define   GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE	(1<<3)
6988
 
5354 serge 6989
#define GEN9_HALF_SLICE_CHICKEN5	0xe188
6990
#define   GEN9_DG_MIRROR_FIX_ENABLE	(1<<5)
6084 serge 6991
#define   GEN9_CCS_TLB_PREFETCH_ENABLE	(1<<3)
5354 serge 6992
 
5060 serge 6993
#define GEN8_ROW_CHICKEN		0xe4f0
6994
#define   PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE	(1<<8)
6995
#define   STALL_DOP_GATING_DISABLE		(1<<5)
6996
 
3243 Serge 6997
#define GEN7_ROW_CHICKEN2		0xe4f4
6998
#define GEN7_ROW_CHICKEN2_GT2		0xf4f4
6999
#define   DOP_CLOCK_GATING_DISABLE	(1<<0)
7000
 
4104 Serge 7001
#define HSW_ROW_CHICKEN3		0xe49c
7002
#define  HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE    (1 << 6)
7003
 
6084 serge 7004
#define HALF_SLICE_CHICKEN2		0xe180
7005
#define   GEN8_ST_PO_DISABLE		(1<<13)
7006
 
4560 Serge 7007
#define HALF_SLICE_CHICKEN3		0xe184
6084 serge 7008
#define   HSW_SAMPLE_C_PERFORMANCE	(1<<9)
4560 Serge 7009
#define   GEN8_CENTROID_PIXEL_OPT_DIS	(1<<8)
6084 serge 7010
#define   GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC	(1<<5)
4560 Serge 7011
#define   GEN8_SAMPLER_POWER_BYPASS_DIS	(1<<1)
7012
 
6084 serge 7013
#define GEN9_HALF_SLICE_CHICKEN7	0xe194
7014
#define   GEN9_ENABLE_YV12_BUGFIX	(1<<4)
7015
 
5354 serge 7016
/* Audio */
5060 serge 7017
#define G4X_AUD_VID_DID			(dev_priv->info.display_mmio_offset + 0x62020)
6084 serge 7018
#define   INTEL_AUDIO_DEVCL		0x808629FB
7019
#define   INTEL_AUDIO_DEVBLC		0x80862801
7020
#define   INTEL_AUDIO_DEVCTG		0x80862802
2342 Serge 7021
 
7022
#define G4X_AUD_CNTL_ST			0x620B4
6084 serge 7023
#define   G4X_ELDV_DEVCL_DEVBLC		(1 << 13)
7024
#define   G4X_ELDV_DEVCTG		(1 << 14)
5354 serge 7025
#define   G4X_ELD_ADDR_MASK		(0xf << 5)
6084 serge 7026
#define   G4X_ELD_ACK			(1 << 4)
2342 Serge 7027
#define G4X_HDMIW_HDMIEDID		0x6210C
7028
 
5354 serge 7029
#define _IBX_HDMIW_HDMIEDID_A		0xE2050
7030
#define _IBX_HDMIW_HDMIEDID_B		0xE2150
3031 serge 7031
#define IBX_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
5354 serge 7032
					_IBX_HDMIW_HDMIEDID_A, \
7033
					_IBX_HDMIW_HDMIEDID_B)
7034
#define _IBX_AUD_CNTL_ST_A		0xE20B4
7035
#define _IBX_AUD_CNTL_ST_B		0xE21B4
3031 serge 7036
#define IBX_AUD_CNTL_ST(pipe) _PIPE(pipe, \
5354 serge 7037
					_IBX_AUD_CNTL_ST_A, \
7038
					_IBX_AUD_CNTL_ST_B)
7039
#define   IBX_ELD_BUFFER_SIZE_MASK	(0x1f << 10)
7040
#define   IBX_ELD_ADDRESS_MASK		(0x1f << 5)
6084 serge 7041
#define   IBX_ELD_ACK			(1 << 4)
2342 Serge 7042
#define IBX_AUD_CNTL_ST2		0xE20C0
5354 serge 7043
#define   IBX_CP_READY(port)		((1 << 1) << (((port) - 1) * 4))
7044
#define   IBX_ELD_VALID(port)		((1 << 0) << (((port) - 1) * 4))
2342 Serge 7045
 
5354 serge 7046
#define _CPT_HDMIW_HDMIEDID_A		0xE5050
7047
#define _CPT_HDMIW_HDMIEDID_B		0xE5150
3031 serge 7048
#define CPT_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
5354 serge 7049
					_CPT_HDMIW_HDMIEDID_A, \
7050
					_CPT_HDMIW_HDMIEDID_B)
7051
#define _CPT_AUD_CNTL_ST_A		0xE50B4
7052
#define _CPT_AUD_CNTL_ST_B		0xE51B4
3031 serge 7053
#define CPT_AUD_CNTL_ST(pipe) _PIPE(pipe, \
5354 serge 7054
					_CPT_AUD_CNTL_ST_A, \
7055
					_CPT_AUD_CNTL_ST_B)
2342 Serge 7056
#define CPT_AUD_CNTRL_ST2		0xE50C0
7057
 
5354 serge 7058
#define _VLV_HDMIW_HDMIEDID_A		(VLV_DISPLAY_BASE + 0x62050)
7059
#define _VLV_HDMIW_HDMIEDID_B		(VLV_DISPLAY_BASE + 0x62150)
4560 Serge 7060
#define VLV_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
5354 serge 7061
					_VLV_HDMIW_HDMIEDID_A, \
7062
					_VLV_HDMIW_HDMIEDID_B)
7063
#define _VLV_AUD_CNTL_ST_A		(VLV_DISPLAY_BASE + 0x620B4)
7064
#define _VLV_AUD_CNTL_ST_B		(VLV_DISPLAY_BASE + 0x621B4)
4560 Serge 7065
#define VLV_AUD_CNTL_ST(pipe) _PIPE(pipe, \
5354 serge 7066
					_VLV_AUD_CNTL_ST_A, \
7067
					_VLV_AUD_CNTL_ST_B)
4560 Serge 7068
#define VLV_AUD_CNTL_ST2		(VLV_DISPLAY_BASE + 0x620C0)
7069
 
2342 Serge 7070
/* These are the 4 32-bit write offset registers for each stream
7071
 * output buffer.  It determines the offset from the
7072
 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
7073
 */
7074
#define GEN7_SO_WRITE_OFFSET(n)		(0x5280 + (n) * 4)
7075
 
5354 serge 7076
#define _IBX_AUD_CONFIG_A		0xe2000
7077
#define _IBX_AUD_CONFIG_B		0xe2100
3031 serge 7078
#define IBX_AUD_CFG(pipe) _PIPE(pipe, \
5354 serge 7079
					_IBX_AUD_CONFIG_A, \
7080
					_IBX_AUD_CONFIG_B)
7081
#define _CPT_AUD_CONFIG_A		0xe5000
7082
#define _CPT_AUD_CONFIG_B		0xe5100
3031 serge 7083
#define CPT_AUD_CFG(pipe) _PIPE(pipe, \
5354 serge 7084
					_CPT_AUD_CONFIG_A, \
7085
					_CPT_AUD_CONFIG_B)
7086
#define _VLV_AUD_CONFIG_A		(VLV_DISPLAY_BASE + 0x62000)
7087
#define _VLV_AUD_CONFIG_B		(VLV_DISPLAY_BASE + 0x62100)
4560 Serge 7088
#define VLV_AUD_CFG(pipe) _PIPE(pipe, \
5354 serge 7089
					_VLV_AUD_CONFIG_A, \
7090
					_VLV_AUD_CONFIG_B)
4560 Serge 7091
 
3031 serge 7092
#define   AUD_CONFIG_N_VALUE_INDEX		(1 << 29)
7093
#define   AUD_CONFIG_N_PROG_ENABLE		(1 << 28)
7094
#define   AUD_CONFIG_UPPER_N_SHIFT		20
5354 serge 7095
#define   AUD_CONFIG_UPPER_N_MASK		(0xff << 20)
3031 serge 7096
#define   AUD_CONFIG_LOWER_N_SHIFT		4
5354 serge 7097
#define   AUD_CONFIG_LOWER_N_MASK		(0xfff << 4)
3031 serge 7098
#define   AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT	16
4560 Serge 7099
#define   AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK	(0xf << 16)
7100
#define   AUD_CONFIG_PIXEL_CLOCK_HDMI_25175	(0 << 16)
7101
#define   AUD_CONFIG_PIXEL_CLOCK_HDMI_25200	(1 << 16)
7102
#define   AUD_CONFIG_PIXEL_CLOCK_HDMI_27000	(2 << 16)
7103
#define   AUD_CONFIG_PIXEL_CLOCK_HDMI_27027	(3 << 16)
7104
#define   AUD_CONFIG_PIXEL_CLOCK_HDMI_54000	(4 << 16)
7105
#define   AUD_CONFIG_PIXEL_CLOCK_HDMI_54054	(5 << 16)
7106
#define   AUD_CONFIG_PIXEL_CLOCK_HDMI_74176	(6 << 16)
7107
#define   AUD_CONFIG_PIXEL_CLOCK_HDMI_74250	(7 << 16)
7108
#define   AUD_CONFIG_PIXEL_CLOCK_HDMI_148352	(8 << 16)
7109
#define   AUD_CONFIG_PIXEL_CLOCK_HDMI_148500	(9 << 16)
3031 serge 7110
#define   AUD_CONFIG_DISABLE_NCTS		(1 << 3)
7111
 
7112
/* HSW Audio */
5354 serge 7113
#define _HSW_AUD_CONFIG_A		0x65000
7114
#define _HSW_AUD_CONFIG_B		0x65100
6084 serge 7115
#define HSW_AUD_CFG(pipe) _PIPE(pipe, \
5354 serge 7116
					_HSW_AUD_CONFIG_A, \
7117
					_HSW_AUD_CONFIG_B)
3031 serge 7118
 
5354 serge 7119
#define _HSW_AUD_MISC_CTRL_A		0x65010
7120
#define _HSW_AUD_MISC_CTRL_B		0x65110
6084 serge 7121
#define HSW_AUD_MISC_CTRL(pipe) _PIPE(pipe, \
5354 serge 7122
					_HSW_AUD_MISC_CTRL_A, \
7123
					_HSW_AUD_MISC_CTRL_B)
3031 serge 7124
 
5354 serge 7125
#define _HSW_AUD_DIP_ELD_CTRL_ST_A	0x650b4
7126
#define _HSW_AUD_DIP_ELD_CTRL_ST_B	0x651b4
6084 serge 7127
#define HSW_AUD_DIP_ELD_CTRL(pipe) _PIPE(pipe, \
5354 serge 7128
					_HSW_AUD_DIP_ELD_CTRL_ST_A, \
7129
					_HSW_AUD_DIP_ELD_CTRL_ST_B)
3031 serge 7130
 
7131
/* Audio Digital Converter */
5354 serge 7132
#define _HSW_AUD_DIG_CNVT_1		0x65080
7133
#define _HSW_AUD_DIG_CNVT_2		0x65180
6084 serge 7134
#define AUD_DIG_CNVT(pipe) _PIPE(pipe, \
5354 serge 7135
					_HSW_AUD_DIG_CNVT_1, \
7136
					_HSW_AUD_DIG_CNVT_2)
6084 serge 7137
#define DIP_PORT_SEL_MASK		0x3
3031 serge 7138
 
5354 serge 7139
#define _HSW_AUD_EDID_DATA_A		0x65050
7140
#define _HSW_AUD_EDID_DATA_B		0x65150
6084 serge 7141
#define HSW_AUD_EDID_DATA(pipe) _PIPE(pipe, \
5354 serge 7142
					_HSW_AUD_EDID_DATA_A, \
7143
					_HSW_AUD_EDID_DATA_B)
3031 serge 7144
 
5354 serge 7145
#define HSW_AUD_PIPE_CONV_CFG		0x6507c
7146
#define HSW_AUD_PIN_ELD_CP_VLD		0x650c0
7147
#define   AUDIO_INACTIVE(trans)		((1 << 3) << ((trans) * 4))
7148
#define   AUDIO_OUTPUT_ENABLE(trans)	((1 << 2) << ((trans) * 4))
7149
#define   AUDIO_CP_READY(trans)		((1 << 1) << ((trans) * 4))
7150
#define   AUDIO_ELD_VALID(trans)	((1 << 0) << ((trans) * 4))
3031 serge 7151
 
6084 serge 7152
#define HSW_AUD_CHICKENBIT			0x65f10
7153
#define   SKL_AUD_CODEC_WAKE_SIGNAL		(1 << 15)
7154
 
3031 serge 7155
/* HSW Power Wells */
3480 Serge 7156
#define HSW_PWR_WELL_BIOS			0x45400 /* CTL1 */
7157
#define HSW_PWR_WELL_DRIVER			0x45404 /* CTL2 */
7158
#define HSW_PWR_WELL_KVMR			0x45408 /* CTL3 */
7159
#define HSW_PWR_WELL_DEBUG			0x4540C /* CTL4 */
4104 Serge 7160
#define   HSW_PWR_WELL_ENABLE_REQUEST		(1<<31)
7161
#define   HSW_PWR_WELL_STATE_ENABLED		(1<<30)
6084 serge 7162
#define HSW_PWR_WELL_CTL5			0x45410
3031 serge 7163
#define   HSW_PWR_WELL_ENABLE_SINGLE_STEP	(1<<31)
7164
#define   HSW_PWR_WELL_PWR_GATE_OVERRIDE	(1<<20)
6084 serge 7165
#define   HSW_PWR_WELL_FORCE_ON			(1<<19)
7166
#define HSW_PWR_WELL_CTL6			0x45414
3031 serge 7167
 
6084 serge 7168
/* SKL Fuse Status */
7169
#define SKL_FUSE_STATUS				0x42000
7170
#define  SKL_FUSE_DOWNLOAD_STATUS              (1<<31)
7171
#define  SKL_FUSE_PG0_DIST_STATUS              (1<<27)
7172
#define  SKL_FUSE_PG1_DIST_STATUS              (1<<26)
7173
#define  SKL_FUSE_PG2_DIST_STATUS              (1<<25)
7174
 
3031 serge 7175
/* Per-pipe DDI Function Control */
3243 Serge 7176
#define TRANS_DDI_FUNC_CTL_A		0x60400
7177
#define TRANS_DDI_FUNC_CTL_B		0x61400
7178
#define TRANS_DDI_FUNC_CTL_C		0x62400
7179
#define TRANS_DDI_FUNC_CTL_EDP		0x6F400
5060 serge 7180
#define TRANS_DDI_FUNC_CTL(tran) _TRANSCODER2(tran, TRANS_DDI_FUNC_CTL_A)
7181
 
3243 Serge 7182
#define  TRANS_DDI_FUNC_ENABLE		(1<<31)
3031 serge 7183
/* Those bits are ignored by pipe EDP since it can only connect to DDI A */
3243 Serge 7184
#define  TRANS_DDI_PORT_MASK		(7<<28)
5060 serge 7185
#define  TRANS_DDI_PORT_SHIFT		28
3243 Serge 7186
#define  TRANS_DDI_SELECT_PORT(x)	((x)<<28)
7187
#define  TRANS_DDI_PORT_NONE		(0<<28)
7188
#define  TRANS_DDI_MODE_SELECT_MASK	(7<<24)
7189
#define  TRANS_DDI_MODE_SELECT_HDMI	(0<<24)
7190
#define  TRANS_DDI_MODE_SELECT_DVI	(1<<24)
7191
#define  TRANS_DDI_MODE_SELECT_DP_SST	(2<<24)
7192
#define  TRANS_DDI_MODE_SELECT_DP_MST	(3<<24)
7193
#define  TRANS_DDI_MODE_SELECT_FDI	(4<<24)
7194
#define  TRANS_DDI_BPC_MASK		(7<<20)
7195
#define  TRANS_DDI_BPC_8		(0<<20)
7196
#define  TRANS_DDI_BPC_10		(1<<20)
7197
#define  TRANS_DDI_BPC_6		(2<<20)
7198
#define  TRANS_DDI_BPC_12		(3<<20)
7199
#define  TRANS_DDI_PVSYNC		(1<<17)
7200
#define  TRANS_DDI_PHSYNC		(1<<16)
7201
#define  TRANS_DDI_EDP_INPUT_MASK	(7<<12)
7202
#define  TRANS_DDI_EDP_INPUT_A_ON	(0<<12)
7203
#define  TRANS_DDI_EDP_INPUT_A_ONOFF	(4<<12)
7204
#define  TRANS_DDI_EDP_INPUT_B_ONOFF	(5<<12)
7205
#define  TRANS_DDI_EDP_INPUT_C_ONOFF	(6<<12)
5060 serge 7206
#define  TRANS_DDI_DP_VC_PAYLOAD_ALLOC	(1<<8)
3243 Serge 7207
#define  TRANS_DDI_BFI_ENABLE		(1<<4)
3031 serge 7208
 
7209
/* DisplayPort Transport Control */
7210
#define DP_TP_CTL_A			0x64040
7211
#define DP_TP_CTL_B			0x64140
7212
#define DP_TP_CTL(port) _PORT(port, DP_TP_CTL_A, DP_TP_CTL_B)
6084 serge 7213
#define  DP_TP_CTL_ENABLE			(1<<31)
7214
#define  DP_TP_CTL_MODE_SST			(0<<27)
7215
#define  DP_TP_CTL_MODE_MST			(1<<27)
5060 serge 7216
#define  DP_TP_CTL_FORCE_ACT			(1<<25)
3031 serge 7217
#define  DP_TP_CTL_ENHANCED_FRAME_ENABLE	(1<<18)
6084 serge 7218
#define  DP_TP_CTL_FDI_AUTOTRAIN		(1<<15)
3031 serge 7219
#define  DP_TP_CTL_LINK_TRAIN_MASK		(7<<8)
7220
#define  DP_TP_CTL_LINK_TRAIN_PAT1		(0<<8)
7221
#define  DP_TP_CTL_LINK_TRAIN_PAT2		(1<<8)
3243 Serge 7222
#define  DP_TP_CTL_LINK_TRAIN_PAT3		(4<<8)
7223
#define  DP_TP_CTL_LINK_TRAIN_IDLE		(2<<8)
6084 serge 7224
#define  DP_TP_CTL_LINK_TRAIN_NORMAL		(3<<8)
3243 Serge 7225
#define  DP_TP_CTL_SCRAMBLE_DISABLE		(1<<7)
3031 serge 7226
 
7227
/* DisplayPort Transport Status */
7228
#define DP_TP_STATUS_A			0x64044
7229
#define DP_TP_STATUS_B			0x64144
7230
#define DP_TP_STATUS(port) _PORT(port, DP_TP_STATUS_A, DP_TP_STATUS_B)
6084 serge 7231
#define  DP_TP_STATUS_IDLE_DONE			(1<<25)
5060 serge 7232
#define  DP_TP_STATUS_ACT_SENT			(1<<24)
7233
#define  DP_TP_STATUS_MODE_STATUS_MST		(1<<23)
6084 serge 7234
#define  DP_TP_STATUS_AUTOTRAIN_DONE		(1<<12)
5060 serge 7235
#define  DP_TP_STATUS_PAYLOAD_MAPPING_VC2	(3 << 8)
7236
#define  DP_TP_STATUS_PAYLOAD_MAPPING_VC1	(3 << 4)
7237
#define  DP_TP_STATUS_PAYLOAD_MAPPING_VC0	(3 << 0)
3031 serge 7238
 
7239
/* DDI Buffer Control */
7240
#define DDI_BUF_CTL_A				0x64000
7241
#define DDI_BUF_CTL_B				0x64100
7242
#define DDI_BUF_CTL(port) _PORT(port, DDI_BUF_CTL_A, DDI_BUF_CTL_B)
6084 serge 7243
#define  DDI_BUF_CTL_ENABLE			(1<<31)
5354 serge 7244
#define  DDI_BUF_TRANS_SELECT(n)	((n) << 24)
6084 serge 7245
#define  DDI_BUF_EMP_MASK			(0xf<<24)
3480 Serge 7246
#define  DDI_BUF_PORT_REVERSAL			(1<<16)
6084 serge 7247
#define  DDI_BUF_IS_IDLE			(1<<7)
3243 Serge 7248
#define  DDI_A_4_LANES				(1<<4)
4104 Serge 7249
#define  DDI_PORT_WIDTH(width)			(((width) - 1) << 1)
6084 serge 7250
#define  DDI_PORT_WIDTH_MASK			(7 << 1)
7251
#define  DDI_PORT_WIDTH_SHIFT			1
3031 serge 7252
#define  DDI_INIT_DISPLAY_DETECTED		(1<<0)
7253
 
7254
/* DDI Buffer Translations */
7255
#define DDI_BUF_TRANS_A				0x64E00
7256
#define DDI_BUF_TRANS_B				0x64E60
6084 serge 7257
#define DDI_BUF_TRANS_LO(port, i) (_PORT(port, DDI_BUF_TRANS_A, DDI_BUF_TRANS_B) + (i) * 8)
7258
#define DDI_BUF_TRANS_HI(port, i) (_PORT(port, DDI_BUF_TRANS_A, DDI_BUF_TRANS_B) + (i) * 8 + 4)
3031 serge 7259
 
7260
/* Sideband Interface (SBI) is programmed indirectly, via
7261
 * SBI_ADDR, which contains the register offset; and SBI_DATA,
7262
 * which contains the payload */
6084 serge 7263
#define SBI_ADDR			0xC6000
7264
#define SBI_DATA			0xC6004
3031 serge 7265
#define SBI_CTL_STAT			0xC6008
3243 Serge 7266
#define  SBI_CTL_DEST_ICLK		(0x0<<16)
7267
#define  SBI_CTL_DEST_MPHY		(0x1<<16)
7268
#define  SBI_CTL_OP_IORD		(0x2<<8)
7269
#define  SBI_CTL_OP_IOWR		(0x3<<8)
3031 serge 7270
#define  SBI_CTL_OP_CRRD		(0x6<<8)
7271
#define  SBI_CTL_OP_CRWR		(0x7<<8)
7272
#define  SBI_RESPONSE_FAIL		(0x1<<1)
6084 serge 7273
#define  SBI_RESPONSE_SUCCESS		(0x0<<1)
7274
#define  SBI_BUSY			(0x1<<0)
7275
#define  SBI_READY			(0x0<<0)
3031 serge 7276
 
7277
/* SBI offsets */
6084 serge 7278
#define  SBI_SSCDIVINTPHASE6			0x0600
3031 serge 7279
#define   SBI_SSCDIVINTPHASE_DIVSEL_MASK	((0x7f)<<1)
7280
#define   SBI_SSCDIVINTPHASE_DIVSEL(x)		((x)<<1)
7281
#define   SBI_SSCDIVINTPHASE_INCVAL_MASK	((0x7f)<<8)
7282
#define   SBI_SSCDIVINTPHASE_INCVAL(x)		((x)<<8)
6084 serge 7283
#define   SBI_SSCDIVINTPHASE_DIR(x)		((x)<<15)
3031 serge 7284
#define   SBI_SSCDIVINTPHASE_PROPAGATE		(1<<0)
6084 serge 7285
#define  SBI_SSCCTL				0x020c
3031 serge 7286
#define  SBI_SSCCTL6				0x060C
3243 Serge 7287
#define   SBI_SSCCTL_PATHALT			(1<<3)
6084 serge 7288
#define   SBI_SSCCTL_DISABLE			(1<<0)
3031 serge 7289
#define  SBI_SSCAUXDIV6				0x0610
7290
#define   SBI_SSCAUXDIV_FINALDIV2SEL(x)		((x)<<4)
6084 serge 7291
#define  SBI_DBUFF0				0x2a00
4104 Serge 7292
#define  SBI_GEN0				0x1f00
7293
#define   SBI_GEN0_CFG_BUFFENABLE_DISABLE	(1<<0)
3031 serge 7294
 
7295
/* LPT PIXCLK_GATE */
6084 serge 7296
#define PIXCLK_GATE			0xC6020
3031 serge 7297
#define  PIXCLK_GATE_UNGATE		(1<<0)
7298
#define  PIXCLK_GATE_GATE		(0<<0)
7299
 
7300
/* SPLL */
6084 serge 7301
#define SPLL_CTL			0x46020
3031 serge 7302
#define  SPLL_PLL_ENABLE		(1<<31)
3243 Serge 7303
#define  SPLL_PLL_SSC			(1<<28)
7304
#define  SPLL_PLL_NON_SSC		(2<<28)
5060 serge 7305
#define  SPLL_PLL_LCPLL			(3<<28)
7306
#define  SPLL_PLL_REF_MASK		(3<<28)
6084 serge 7307
#define  SPLL_PLL_FREQ_810MHz		(0<<26)
7308
#define  SPLL_PLL_FREQ_1350MHz		(1<<26)
5060 serge 7309
#define  SPLL_PLL_FREQ_2700MHz		(2<<26)
7310
#define  SPLL_PLL_FREQ_MASK		(3<<26)
3031 serge 7311
 
7312
/* WRPLL */
6084 serge 7313
#define WRPLL_CTL1			0x46040
7314
#define WRPLL_CTL2			0x46060
5060 serge 7315
#define WRPLL_CTL(pll)			(pll == 0 ? WRPLL_CTL1 : WRPLL_CTL2)
6084 serge 7316
#define  WRPLL_PLL_ENABLE		(1<<31)
5060 serge 7317
#define  WRPLL_PLL_SSC			(1<<28)
7318
#define  WRPLL_PLL_NON_SSC		(2<<28)
7319
#define  WRPLL_PLL_LCPLL		(3<<28)
7320
#define  WRPLL_PLL_REF_MASK		(3<<28)
3031 serge 7321
/* WRPLL divider programming */
6084 serge 7322
#define  WRPLL_DIVIDER_REFERENCE(x)	((x)<<0)
5060 serge 7323
#define  WRPLL_DIVIDER_REF_MASK		(0xff)
6084 serge 7324
#define  WRPLL_DIVIDER_POST(x)		((x)<<8)
5060 serge 7325
#define  WRPLL_DIVIDER_POST_MASK	(0x3f<<8)
7326
#define  WRPLL_DIVIDER_POST_SHIFT	8
6084 serge 7327
#define  WRPLL_DIVIDER_FEEDBACK(x)	((x)<<16)
5060 serge 7328
#define  WRPLL_DIVIDER_FB_SHIFT		16
7329
#define  WRPLL_DIVIDER_FB_MASK		(0xff<<16)
3031 serge 7330
 
7331
/* Port clock selection */
7332
#define PORT_CLK_SEL_A			0x46100
7333
#define PORT_CLK_SEL_B			0x46104
7334
#define PORT_CLK_SEL(port) _PORT(port, PORT_CLK_SEL_A, PORT_CLK_SEL_B)
7335
#define  PORT_CLK_SEL_LCPLL_2700	(0<<29)
7336
#define  PORT_CLK_SEL_LCPLL_1350	(1<<29)
7337
#define  PORT_CLK_SEL_LCPLL_810		(2<<29)
6084 serge 7338
#define  PORT_CLK_SEL_SPLL		(3<<29)
5060 serge 7339
#define  PORT_CLK_SEL_WRPLL(pll)	(((pll)+4)<<29)
3031 serge 7340
#define  PORT_CLK_SEL_WRPLL1		(4<<29)
7341
#define  PORT_CLK_SEL_WRPLL2		(5<<29)
3243 Serge 7342
#define  PORT_CLK_SEL_NONE		(7<<29)
5060 serge 7343
#define  PORT_CLK_SEL_MASK		(7<<29)
3031 serge 7344
 
3243 Serge 7345
/* Transcoder clock selection */
7346
#define TRANS_CLK_SEL_A			0x46140
7347
#define TRANS_CLK_SEL_B			0x46144
7348
#define TRANS_CLK_SEL(tran) _TRANSCODER(tran, TRANS_CLK_SEL_A, TRANS_CLK_SEL_B)
7349
/* For each transcoder, we need to select the corresponding port clock */
7350
#define  TRANS_CLK_SEL_DISABLED		(0x0<<29)
6084 serge 7351
#define  TRANS_CLK_SEL_PORT(x)		(((x)+1)<<29)
3031 serge 7352
 
5060 serge 7353
#define TRANSA_MSA_MISC			0x60410
7354
#define TRANSB_MSA_MISC			0x61410
7355
#define TRANSC_MSA_MISC			0x62410
7356
#define TRANS_EDP_MSA_MISC		0x6f410
7357
#define TRANS_MSA_MISC(tran) _TRANSCODER2(tran, TRANSA_MSA_MISC)
7358
 
3243 Serge 7359
#define  TRANS_MSA_SYNC_CLK		(1<<0)
7360
#define  TRANS_MSA_6_BPC		(0<<5)
7361
#define  TRANS_MSA_8_BPC		(1<<5)
7362
#define  TRANS_MSA_10_BPC		(2<<5)
7363
#define  TRANS_MSA_12_BPC		(3<<5)
7364
#define  TRANS_MSA_16_BPC		(4<<5)
7365
 
3031 serge 7366
/* LCPLL Control */
6084 serge 7367
#define LCPLL_CTL			0x130040
3031 serge 7368
#define  LCPLL_PLL_DISABLE		(1<<31)
7369
#define  LCPLL_PLL_LOCK			(1<<30)
3243 Serge 7370
#define  LCPLL_CLK_FREQ_MASK		(3<<26)
7371
#define  LCPLL_CLK_FREQ_450		(0<<26)
4560 Serge 7372
#define  LCPLL_CLK_FREQ_54O_BDW		(1<<26)
7373
#define  LCPLL_CLK_FREQ_337_5_BDW	(2<<26)
7374
#define  LCPLL_CLK_FREQ_675_BDW		(3<<26)
6084 serge 7375
#define  LCPLL_CD_CLOCK_DISABLE		(1<<25)
7376
#define  LCPLL_ROOT_CD_CLOCK_DISABLE	(1<<24)
3031 serge 7377
#define  LCPLL_CD2X_CLOCK_DISABLE	(1<<23)
4104 Serge 7378
#define  LCPLL_POWER_DOWN_ALLOW		(1<<22)
3243 Serge 7379
#define  LCPLL_CD_SOURCE_FCLK		(1<<21)
4104 Serge 7380
#define  LCPLL_CD_SOURCE_FCLK_DONE	(1<<19)
3031 serge 7381
 
5354 serge 7382
/*
7383
 * SKL Clocks
7384
 */
7385
 
7386
/* CDCLK_CTL */
7387
#define CDCLK_CTL			0x46000
7388
#define  CDCLK_FREQ_SEL_MASK		(3<<26)
7389
#define  CDCLK_FREQ_450_432		(0<<26)
7390
#define  CDCLK_FREQ_540			(1<<26)
7391
#define  CDCLK_FREQ_337_308		(2<<26)
7392
#define  CDCLK_FREQ_675_617		(3<<26)
7393
#define  CDCLK_FREQ_DECIMAL_MASK	(0x7ff)
7394
 
6084 serge 7395
#define  BXT_CDCLK_CD2X_DIV_SEL_MASK	(3<<22)
7396
#define  BXT_CDCLK_CD2X_DIV_SEL_1	(0<<22)
7397
#define  BXT_CDCLK_CD2X_DIV_SEL_1_5	(1<<22)
7398
#define  BXT_CDCLK_CD2X_DIV_SEL_2	(2<<22)
7399
#define  BXT_CDCLK_CD2X_DIV_SEL_4	(3<<22)
7400
#define  BXT_CDCLK_SSA_PRECHARGE_ENABLE	(1<<16)
7401
 
5354 serge 7402
/* LCPLL_CTL */
7403
#define LCPLL1_CTL		0x46010
7404
#define LCPLL2_CTL		0x46014
7405
#define  LCPLL_PLL_ENABLE	(1<<31)
7406
 
7407
/* DPLL control1 */
7408
#define DPLL_CTRL1		0x6C058
7409
#define  DPLL_CTRL1_HDMI_MODE(id)		(1<<((id)*6+5))
7410
#define  DPLL_CTRL1_SSC(id)			(1<<((id)*6+4))
6084 serge 7411
#define  DPLL_CTRL1_LINK_RATE_MASK(id)		(7<<((id)*6+1))
7412
#define  DPLL_CTRL1_LINK_RATE_SHIFT(id)		((id)*6+1)
7413
#define  DPLL_CTRL1_LINK_RATE(linkrate, id)	((linkrate)<<((id)*6+1))
5354 serge 7414
#define  DPLL_CTRL1_OVERRIDE(id)		(1<<((id)*6))
6084 serge 7415
#define  DPLL_CTRL1_LINK_RATE_2700		0
7416
#define  DPLL_CTRL1_LINK_RATE_1350		1
7417
#define  DPLL_CTRL1_LINK_RATE_810		2
7418
#define  DPLL_CTRL1_LINK_RATE_1620		3
7419
#define  DPLL_CTRL1_LINK_RATE_1080		4
7420
#define  DPLL_CTRL1_LINK_RATE_2160		5
5354 serge 7421
 
7422
/* DPLL control2 */
7423
#define DPLL_CTRL2				0x6C05C
6084 serge 7424
#define  DPLL_CTRL2_DDI_CLK_OFF(port)		(1<<((port)+15))
5354 serge 7425
#define  DPLL_CTRL2_DDI_CLK_SEL_MASK(port)	(3<<((port)*3+1))
7426
#define  DPLL_CTRL2_DDI_CLK_SEL_SHIFT(port)    ((port)*3+1)
6084 serge 7427
#define  DPLL_CTRL2_DDI_CLK_SEL(clk, port)	((clk)<<((port)*3+1))
5354 serge 7428
#define  DPLL_CTRL2_DDI_SEL_OVERRIDE(port)     (1<<((port)*3))
7429
 
7430
/* DPLL Status */
7431
#define DPLL_STATUS	0x6C060
7432
#define  DPLL_LOCK(id) (1<<((id)*8))
7433
 
7434
/* DPLL cfg */
7435
#define DPLL1_CFGCR1	0x6C040
7436
#define DPLL2_CFGCR1	0x6C048
7437
#define DPLL3_CFGCR1	0x6C050
7438
#define  DPLL_CFGCR1_FREQ_ENABLE	(1<<31)
7439
#define  DPLL_CFGCR1_DCO_FRACTION_MASK	(0x7fff<<9)
6084 serge 7440
#define  DPLL_CFGCR1_DCO_FRACTION(x)	((x)<<9)
5354 serge 7441
#define  DPLL_CFGCR1_DCO_INTEGER_MASK	(0x1ff)
7442
 
7443
#define DPLL1_CFGCR2	0x6C044
7444
#define DPLL2_CFGCR2	0x6C04C
7445
#define DPLL3_CFGCR2	0x6C054
7446
#define  DPLL_CFGCR2_QDIV_RATIO_MASK	(0xff<<8)
6084 serge 7447
#define  DPLL_CFGCR2_QDIV_RATIO(x)	((x)<<8)
7448
#define  DPLL_CFGCR2_QDIV_MODE(x)	((x)<<7)
5354 serge 7449
#define  DPLL_CFGCR2_KDIV_MASK		(3<<5)
6084 serge 7450
#define  DPLL_CFGCR2_KDIV(x)		((x)<<5)
5354 serge 7451
#define  DPLL_CFGCR2_KDIV_5 (0<<5)
7452
#define  DPLL_CFGCR2_KDIV_2 (1<<5)
7453
#define  DPLL_CFGCR2_KDIV_3 (2<<5)
7454
#define  DPLL_CFGCR2_KDIV_1 (3<<5)
7455
#define  DPLL_CFGCR2_PDIV_MASK		(7<<2)
6084 serge 7456
#define  DPLL_CFGCR2_PDIV(x)		((x)<<2)
5354 serge 7457
#define  DPLL_CFGCR2_PDIV_1 (0<<2)
7458
#define  DPLL_CFGCR2_PDIV_2 (1<<2)
7459
#define  DPLL_CFGCR2_PDIV_3 (2<<2)
7460
#define  DPLL_CFGCR2_PDIV_7 (4<<2)
7461
#define  DPLL_CFGCR2_CENTRAL_FREQ_MASK	(3)
7462
 
6084 serge 7463
#define DPLL_CFGCR1(id) (DPLL1_CFGCR1 + ((id) - SKL_DPLL1) * 8)
7464
#define DPLL_CFGCR2(id) (DPLL1_CFGCR2 + ((id) - SKL_DPLL1) * 8)
5354 serge 7465
 
6084 serge 7466
/* BXT display engine PLL */
7467
#define BXT_DE_PLL_CTL			0x6d000
7468
#define   BXT_DE_PLL_RATIO(x)		(x)	/* {60,65,100} * 19.2MHz */
7469
#define   BXT_DE_PLL_RATIO_MASK		0xff
7470
 
7471
#define BXT_DE_PLL_ENABLE		0x46070
7472
#define   BXT_DE_PLL_PLL_ENABLE		(1 << 31)
7473
#define   BXT_DE_PLL_LOCK		(1 << 30)
7474
 
7475
/* GEN9 DC */
7476
#define DC_STATE_EN			0x45504
7477
#define  DC_STATE_EN_UPTO_DC5		(1<<0)
7478
#define  DC_STATE_EN_DC9		(1<<3)
7479
#define  DC_STATE_EN_UPTO_DC6		(2<<0)
7480
#define  DC_STATE_EN_UPTO_DC5_DC6_MASK   0x3
7481
 
7482
#define  DC_STATE_DEBUG                  0x45520
7483
#define  DC_STATE_DEBUG_MASK_MEMORY_UP	(1<<1)
7484
 
5060 serge 7485
/* Please see hsw_read_dcomp() and hsw_write_dcomp() before using this register,
7486
 * since on HSW we can't write to it using I915_WRITE. */
7487
#define D_COMP_HSW			(MCHBAR_MIRROR_BASE_SNB + 0x5F0C)
7488
#define D_COMP_BDW			0x138144
4104 Serge 7489
#define  D_COMP_RCOMP_IN_PROGRESS	(1<<9)
7490
#define  D_COMP_COMP_FORCE		(1<<8)
7491
#define  D_COMP_COMP_DISABLE		(1<<0)
7492
 
3031 serge 7493
/* Pipe WM_LINETIME - watermark line time */
7494
#define PIPE_WM_LINETIME_A		0x45270
7495
#define PIPE_WM_LINETIME_B		0x45274
7496
#define PIPE_WM_LINETIME(pipe) _PIPE(pipe, PIPE_WM_LINETIME_A, \
6084 serge 7497
					   PIPE_WM_LINETIME_B)
7498
#define   PIPE_WM_LINETIME_MASK			(0x1ff)
7499
#define   PIPE_WM_LINETIME_TIME(x)		((x))
3031 serge 7500
#define   PIPE_WM_LINETIME_IPS_LINETIME_MASK	(0x1ff<<16)
6084 serge 7501
#define   PIPE_WM_LINETIME_IPS_LINETIME(x)	((x)<<16)
3031 serge 7502
 
7503
/* SFUSE_STRAP */
6084 serge 7504
#define SFUSE_STRAP			0xc2014
5060 serge 7505
#define  SFUSE_STRAP_FUSE_LOCK		(1<<13)
7506
#define  SFUSE_STRAP_DISPLAY_DISABLED	(1<<7)
3031 serge 7507
#define  SFUSE_STRAP_DDIB_DETECTED	(1<<2)
7508
#define  SFUSE_STRAP_DDIC_DETECTED	(1<<1)
7509
#define  SFUSE_STRAP_DDID_DETECTED	(1<<0)
7510
 
4104 Serge 7511
#define WM_MISC				0x45260
7512
#define  WM_MISC_DATA_PARTITION_5_6	(1 << 0)
7513
 
3031 serge 7514
#define WM_DBG				0x45280
7515
#define  WM_DBG_DISALLOW_MULTIPLE_LP	(1<<0)
7516
#define  WM_DBG_DISALLOW_MAXFIFO	(1<<1)
7517
#define  WM_DBG_DISALLOW_SPRITE		(1<<2)
7518
 
3480 Serge 7519
/* pipe CSC */
7520
#define _PIPE_A_CSC_COEFF_RY_GY	0x49010
7521
#define _PIPE_A_CSC_COEFF_BY	0x49014
7522
#define _PIPE_A_CSC_COEFF_RU_GU	0x49018
7523
#define _PIPE_A_CSC_COEFF_BU	0x4901c
7524
#define _PIPE_A_CSC_COEFF_RV_GV	0x49020
7525
#define _PIPE_A_CSC_COEFF_BV	0x49024
7526
#define _PIPE_A_CSC_MODE	0x49028
4104 Serge 7527
#define   CSC_BLACK_SCREEN_OFFSET	(1 << 2)
7528
#define   CSC_POSITION_BEFORE_GAMMA	(1 << 1)
7529
#define   CSC_MODE_YUV_TO_RGB		(1 << 0)
3480 Serge 7530
#define _PIPE_A_CSC_PREOFF_HI	0x49030
7531
#define _PIPE_A_CSC_PREOFF_ME	0x49034
7532
#define _PIPE_A_CSC_PREOFF_LO	0x49038
7533
#define _PIPE_A_CSC_POSTOFF_HI	0x49040
7534
#define _PIPE_A_CSC_POSTOFF_ME	0x49044
7535
#define _PIPE_A_CSC_POSTOFF_LO	0x49048
7536
 
7537
#define _PIPE_B_CSC_COEFF_RY_GY	0x49110
7538
#define _PIPE_B_CSC_COEFF_BY	0x49114
7539
#define _PIPE_B_CSC_COEFF_RU_GU	0x49118
7540
#define _PIPE_B_CSC_COEFF_BU	0x4911c
7541
#define _PIPE_B_CSC_COEFF_RV_GV	0x49120
7542
#define _PIPE_B_CSC_COEFF_BV	0x49124
7543
#define _PIPE_B_CSC_MODE	0x49128
7544
#define _PIPE_B_CSC_PREOFF_HI	0x49130
7545
#define _PIPE_B_CSC_PREOFF_ME	0x49134
7546
#define _PIPE_B_CSC_PREOFF_LO	0x49138
7547
#define _PIPE_B_CSC_POSTOFF_HI	0x49140
7548
#define _PIPE_B_CSC_POSTOFF_ME	0x49144
7549
#define _PIPE_B_CSC_POSTOFF_LO	0x49148
7550
 
7551
#define PIPE_CSC_COEFF_RY_GY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY)
7552
#define PIPE_CSC_COEFF_BY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY)
7553
#define PIPE_CSC_COEFF_RU_GU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU)
7554
#define PIPE_CSC_COEFF_BU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU)
7555
#define PIPE_CSC_COEFF_RV_GV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV)
7556
#define PIPE_CSC_COEFF_BV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV)
7557
#define PIPE_CSC_MODE(pipe) _PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE)
7558
#define PIPE_CSC_PREOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI)
7559
#define PIPE_CSC_PREOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME)
7560
#define PIPE_CSC_PREOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO)
7561
#define PIPE_CSC_POSTOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI)
7562
#define PIPE_CSC_POSTOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME)
7563
#define PIPE_CSC_POSTOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO)
7564
 
6084 serge 7565
/* MIPI DSI registers */
4560 Serge 7566
 
6084 serge 7567
#define _MIPI_PORT(port, a, c)	_PORT3(port, a, 0, c)	/* ports A and C only */
7568
 
7569
/* BXT MIPI clock controls */
7570
#define BXT_MAX_VAR_OUTPUT_KHZ			39500
7571
 
7572
#define BXT_MIPI_CLOCK_CTL			0x46090
7573
#define  BXT_MIPI1_DIV_SHIFT			26
7574
#define  BXT_MIPI2_DIV_SHIFT			10
7575
#define  BXT_MIPI_DIV_SHIFT(port)		\
7576
			_MIPI_PORT(port, BXT_MIPI1_DIV_SHIFT, \
7577
					BXT_MIPI2_DIV_SHIFT)
7578
/* Var clock divider to generate TX source. Result must be < 39.5 M */
7579
#define  BXT_MIPI1_ESCLK_VAR_DIV_MASK		(0x3F << 26)
7580
#define  BXT_MIPI2_ESCLK_VAR_DIV_MASK		(0x3F << 10)
7581
#define  BXT_MIPI_ESCLK_VAR_DIV_MASK(port)	\
7582
			_MIPI_PORT(port, BXT_MIPI1_ESCLK_VAR_DIV_MASK, \
7583
						BXT_MIPI2_ESCLK_VAR_DIV_MASK)
7584
 
7585
#define  BXT_MIPI_ESCLK_VAR_DIV(port, val)	\
7586
			(val << BXT_MIPI_DIV_SHIFT(port))
7587
/* TX control divider to select actual TX clock output from (8x/var) */
7588
#define  BXT_MIPI1_TX_ESCLK_SHIFT		21
7589
#define  BXT_MIPI2_TX_ESCLK_SHIFT		5
7590
#define  BXT_MIPI_TX_ESCLK_SHIFT(port)		\
7591
			_MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_SHIFT, \
7592
					BXT_MIPI2_TX_ESCLK_SHIFT)
7593
#define  BXT_MIPI1_TX_ESCLK_FIXDIV_MASK		(3 << 21)
7594
#define  BXT_MIPI2_TX_ESCLK_FIXDIV_MASK		(3 << 5)
7595
#define  BXT_MIPI_TX_ESCLK_FIXDIV_MASK(port)	\
7596
			_MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_FIXDIV_MASK, \
7597
						BXT_MIPI2_TX_ESCLK_FIXDIV_MASK)
7598
#define  BXT_MIPI_TX_ESCLK_8XDIV_BY2(port)	\
7599
		(0x0 << BXT_MIPI_TX_ESCLK_SHIFT(port))
7600
#define  BXT_MIPI_TX_ESCLK_8XDIV_BY4(port)	\
7601
		(0x1 << BXT_MIPI_TX_ESCLK_SHIFT(port))
7602
#define  BXT_MIPI_TX_ESCLK_8XDIV_BY8(port)	\
7603
		(0x2 << BXT_MIPI_TX_ESCLK_SHIFT(port))
7604
/* RX control divider to select actual RX clock output from 8x*/
7605
#define  BXT_MIPI1_RX_ESCLK_SHIFT		19
7606
#define  BXT_MIPI2_RX_ESCLK_SHIFT		3
7607
#define  BXT_MIPI_RX_ESCLK_SHIFT(port)		\
7608
			_MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_SHIFT, \
7609
					BXT_MIPI2_RX_ESCLK_SHIFT)
7610
#define  BXT_MIPI1_RX_ESCLK_FIXDIV_MASK		(3 << 19)
7611
#define  BXT_MIPI2_RX_ESCLK_FIXDIV_MASK		(3 << 3)
7612
#define  BXT_MIPI_RX_ESCLK_FIXDIV_MASK(port)	\
7613
		(3 << BXT_MIPI_RX_ESCLK_SHIFT(port))
7614
#define  BXT_MIPI_RX_ESCLK_8X_BY2(port)	\
7615
		(1 << BXT_MIPI_RX_ESCLK_SHIFT(port))
7616
#define  BXT_MIPI_RX_ESCLK_8X_BY3(port)	\
7617
		(2 << BXT_MIPI_RX_ESCLK_SHIFT(port))
7618
#define  BXT_MIPI_RX_ESCLK_8X_BY4(port)	\
7619
		(3 << BXT_MIPI_RX_ESCLK_SHIFT(port))
7620
/* BXT-A WA: Always prog DPHY dividers to 00 */
7621
#define  BXT_MIPI1_DPHY_DIV_SHIFT		16
7622
#define  BXT_MIPI2_DPHY_DIV_SHIFT		0
7623
#define  BXT_MIPI_DPHY_DIV_SHIFT(port)		\
7624
			_MIPI_PORT(port, BXT_MIPI1_DPHY_DIV_SHIFT, \
7625
					BXT_MIPI2_DPHY_DIV_SHIFT)
7626
#define  BXT_MIPI_1_DPHY_DIVIDER_MASK		(3 << 16)
7627
#define  BXT_MIPI_2_DPHY_DIVIDER_MASK		(3 << 0)
7628
#define  BXT_MIPI_DPHY_DIVIDER_MASK(port)	\
7629
		(3 << BXT_MIPI_DPHY_DIV_SHIFT(port))
7630
 
7631
/* BXT MIPI mode configure */
7632
#define  _BXT_MIPIA_TRANS_HACTIVE			0x6B0F8
7633
#define  _BXT_MIPIC_TRANS_HACTIVE			0x6B8F8
7634
#define  BXT_MIPI_TRANS_HACTIVE(tc)	_MIPI_PORT(tc, \
7635
		_BXT_MIPIA_TRANS_HACTIVE, _BXT_MIPIC_TRANS_HACTIVE)
7636
 
7637
#define  _BXT_MIPIA_TRANS_VACTIVE			0x6B0FC
7638
#define  _BXT_MIPIC_TRANS_VACTIVE			0x6B8FC
7639
#define  BXT_MIPI_TRANS_VACTIVE(tc)	_MIPI_PORT(tc, \
7640
		_BXT_MIPIA_TRANS_VACTIVE, _BXT_MIPIC_TRANS_VACTIVE)
7641
 
7642
#define  _BXT_MIPIA_TRANS_VTOTAL			0x6B100
7643
#define  _BXT_MIPIC_TRANS_VTOTAL			0x6B900
7644
#define  BXT_MIPI_TRANS_VTOTAL(tc)	_MIPI_PORT(tc, \
7645
		_BXT_MIPIA_TRANS_VTOTAL, _BXT_MIPIC_TRANS_VTOTAL)
7646
 
7647
#define BXT_DSI_PLL_CTL			0x161000
7648
#define  BXT_DSI_PLL_PVD_RATIO_SHIFT	16
7649
#define  BXT_DSI_PLL_PVD_RATIO_MASK	(3 << BXT_DSI_PLL_PVD_RATIO_SHIFT)
7650
#define  BXT_DSI_PLL_PVD_RATIO_1	(1 << BXT_DSI_PLL_PVD_RATIO_SHIFT)
7651
#define  BXT_DSIC_16X_BY2		(1 << 10)
7652
#define  BXT_DSIC_16X_BY3		(2 << 10)
7653
#define  BXT_DSIC_16X_BY4		(3 << 10)
7654
#define  BXT_DSIA_16X_BY2		(1 << 8)
7655
#define  BXT_DSIA_16X_BY3		(2 << 8)
7656
#define  BXT_DSIA_16X_BY4		(3 << 8)
7657
#define  BXT_DSI_FREQ_SEL_SHIFT		8
7658
#define  BXT_DSI_FREQ_SEL_MASK		(0xF << BXT_DSI_FREQ_SEL_SHIFT)
7659
 
7660
#define BXT_DSI_PLL_RATIO_MAX		0x7D
7661
#define BXT_DSI_PLL_RATIO_MIN		0x22
7662
#define BXT_DSI_PLL_RATIO_MASK		0xFF
7663
#define BXT_REF_CLOCK_KHZ		19500
7664
 
7665
#define BXT_DSI_PLL_ENABLE		0x46080
7666
#define  BXT_DSI_PLL_DO_ENABLE		(1 << 31)
7667
#define  BXT_DSI_PLL_LOCKED		(1 << 30)
7668
 
4560 Serge 7669
#define _MIPIA_PORT_CTRL			(VLV_DISPLAY_BASE + 0x61190)
6084 serge 7670
#define _MIPIC_PORT_CTRL			(VLV_DISPLAY_BASE + 0x61700)
7671
#define MIPI_PORT_CTRL(port)	_MIPI_PORT(port, _MIPIA_PORT_CTRL, _MIPIC_PORT_CTRL)
7672
 
7673
 /* BXT port control */
7674
#define _BXT_MIPIA_PORT_CTRL				0x6B0C0
7675
#define _BXT_MIPIC_PORT_CTRL				0x6B8C0
7676
#define BXT_MIPI_PORT_CTRL(tc)	_MIPI_PORT(tc, _BXT_MIPIA_PORT_CTRL, \
7677
						_BXT_MIPIC_PORT_CTRL)
7678
 
7679
#define  DPI_ENABLE					(1 << 31) /* A + C */
4560 Serge 7680
#define  MIPIA_MIPI4DPHY_DELAY_COUNT_SHIFT		27
7681
#define  MIPIA_MIPI4DPHY_DELAY_COUNT_MASK		(0xf << 27)
6084 serge 7682
#define  DUAL_LINK_MODE_SHIFT				26
4560 Serge 7683
#define  DUAL_LINK_MODE_MASK				(1 << 26)
7684
#define  DUAL_LINK_MODE_FRONT_BACK			(0 << 26)
7685
#define  DUAL_LINK_MODE_PIXEL_ALTERNATIVE		(1 << 26)
6084 serge 7686
#define  DITHERING_ENABLE				(1 << 25) /* A + C */
4560 Serge 7687
#define  FLOPPED_HSTX					(1 << 23)
7688
#define  DE_INVERT					(1 << 19) /* XXX */
7689
#define  MIPIA_FLISDSI_DELAY_COUNT_SHIFT		18
7690
#define  MIPIA_FLISDSI_DELAY_COUNT_MASK			(0xf << 18)
7691
#define  AFE_LATCHOUT					(1 << 17)
7692
#define  LP_OUTPUT_HOLD					(1 << 16)
6084 serge 7693
#define  MIPIC_FLISDSI_DELAY_COUNT_HIGH_SHIFT		15
7694
#define  MIPIC_FLISDSI_DELAY_COUNT_HIGH_MASK		(1 << 15)
7695
#define  MIPIC_MIPI4DPHY_DELAY_COUNT_SHIFT		11
7696
#define  MIPIC_MIPI4DPHY_DELAY_COUNT_MASK		(0xf << 11)
4560 Serge 7697
#define  CSB_SHIFT					9
7698
#define  CSB_MASK					(3 << 9)
7699
#define  CSB_20MHZ					(0 << 9)
7700
#define  CSB_10MHZ					(1 << 9)
7701
#define  CSB_40MHZ					(2 << 9)
7702
#define  BANDGAP_MASK					(1 << 8)
7703
#define  BANDGAP_PNW_CIRCUIT				(0 << 8)
7704
#define  BANDGAP_LNC_CIRCUIT				(1 << 8)
6084 serge 7705
#define  MIPIC_FLISDSI_DELAY_COUNT_LOW_SHIFT		5
7706
#define  MIPIC_FLISDSI_DELAY_COUNT_LOW_MASK		(7 << 5)
7707
#define  TEARING_EFFECT_DELAY				(1 << 4) /* A + C */
7708
#define  TEARING_EFFECT_SHIFT				2 /* A + C */
4560 Serge 7709
#define  TEARING_EFFECT_MASK				(3 << 2)
7710
#define  TEARING_EFFECT_OFF				(0 << 2)
7711
#define  TEARING_EFFECT_DSI				(1 << 2)
7712
#define  TEARING_EFFECT_GPIO				(2 << 2)
7713
#define  LANE_CONFIGURATION_SHIFT			0
7714
#define  LANE_CONFIGURATION_MASK			(3 << 0)
7715
#define  LANE_CONFIGURATION_4LANE			(0 << 0)
7716
#define  LANE_CONFIGURATION_DUAL_LINK_A			(1 << 0)
7717
#define  LANE_CONFIGURATION_DUAL_LINK_B			(2 << 0)
7718
 
7719
#define _MIPIA_TEARING_CTRL			(VLV_DISPLAY_BASE + 0x61194)
6084 serge 7720
#define _MIPIC_TEARING_CTRL			(VLV_DISPLAY_BASE + 0x61704)
7721
#define MIPI_TEARING_CTRL(port)			_MIPI_PORT(port, \
7722
				_MIPIA_TEARING_CTRL, _MIPIC_TEARING_CTRL)
4560 Serge 7723
#define  TEARING_EFFECT_DELAY_SHIFT			0
7724
#define  TEARING_EFFECT_DELAY_MASK			(0xffff << 0)
7725
 
7726
/* XXX: all bits reserved */
6084 serge 7727
#define _MIPIA_AUTOPWG			(VLV_DISPLAY_BASE + 0x611a0)
4560 Serge 7728
 
7729
/* MIPI DSI Controller and D-PHY registers */
7730
 
5060 serge 7731
#define _MIPIA_DEVICE_READY		(dev_priv->mipi_mmio_base + 0xb000)
6084 serge 7732
#define _MIPIC_DEVICE_READY		(dev_priv->mipi_mmio_base + 0xb800)
7733
#define MIPI_DEVICE_READY(port)		_MIPI_PORT(port, _MIPIA_DEVICE_READY, \
7734
						_MIPIC_DEVICE_READY)
4560 Serge 7735
#define  BUS_POSSESSION					(1 << 3) /* set to give bus to receiver */
7736
#define  ULPS_STATE_MASK				(3 << 1)
7737
#define  ULPS_STATE_ENTER				(2 << 1)
7738
#define  ULPS_STATE_EXIT				(1 << 1)
7739
#define  ULPS_STATE_NORMAL_OPERATION			(0 << 1)
7740
#define  DEVICE_READY					(1 << 0)
7741
 
5060 serge 7742
#define _MIPIA_INTR_STAT		(dev_priv->mipi_mmio_base + 0xb004)
6084 serge 7743
#define _MIPIC_INTR_STAT		(dev_priv->mipi_mmio_base + 0xb804)
7744
#define MIPI_INTR_STAT(port)		_MIPI_PORT(port, _MIPIA_INTR_STAT, \
7745
					_MIPIC_INTR_STAT)
5060 serge 7746
#define _MIPIA_INTR_EN			(dev_priv->mipi_mmio_base + 0xb008)
6084 serge 7747
#define _MIPIC_INTR_EN			(dev_priv->mipi_mmio_base + 0xb808)
7748
#define MIPI_INTR_EN(port)		_MIPI_PORT(port, _MIPIA_INTR_EN, \
7749
					_MIPIC_INTR_EN)
4560 Serge 7750
#define  TEARING_EFFECT					(1 << 31)
7751
#define  SPL_PKT_SENT_INTERRUPT				(1 << 30)
7752
#define  GEN_READ_DATA_AVAIL				(1 << 29)
7753
#define  LP_GENERIC_WR_FIFO_FULL			(1 << 28)
7754
#define  HS_GENERIC_WR_FIFO_FULL			(1 << 27)
7755
#define  RX_PROT_VIOLATION				(1 << 26)
7756
#define  RX_INVALID_TX_LENGTH				(1 << 25)
7757
#define  ACK_WITH_NO_ERROR				(1 << 24)
7758
#define  TURN_AROUND_ACK_TIMEOUT			(1 << 23)
7759
#define  LP_RX_TIMEOUT					(1 << 22)
7760
#define  HS_TX_TIMEOUT					(1 << 21)
7761
#define  DPI_FIFO_UNDERRUN				(1 << 20)
7762
#define  LOW_CONTENTION					(1 << 19)
7763
#define  HIGH_CONTENTION				(1 << 18)
7764
#define  TXDSI_VC_ID_INVALID				(1 << 17)
7765
#define  TXDSI_DATA_TYPE_NOT_RECOGNISED			(1 << 16)
7766
#define  TXCHECKSUM_ERROR				(1 << 15)
7767
#define  TXECC_MULTIBIT_ERROR				(1 << 14)
7768
#define  TXECC_SINGLE_BIT_ERROR				(1 << 13)
7769
#define  TXFALSE_CONTROL_ERROR				(1 << 12)
7770
#define  RXDSI_VC_ID_INVALID				(1 << 11)
7771
#define  RXDSI_DATA_TYPE_NOT_REGOGNISED			(1 << 10)
7772
#define  RXCHECKSUM_ERROR				(1 << 9)
7773
#define  RXECC_MULTIBIT_ERROR				(1 << 8)
7774
#define  RXECC_SINGLE_BIT_ERROR				(1 << 7)
7775
#define  RXFALSE_CONTROL_ERROR				(1 << 6)
7776
#define  RXHS_RECEIVE_TIMEOUT_ERROR			(1 << 5)
7777
#define  RX_LP_TX_SYNC_ERROR				(1 << 4)
7778
#define  RXEXCAPE_MODE_ENTRY_ERROR			(1 << 3)
7779
#define  RXEOT_SYNC_ERROR				(1 << 2)
7780
#define  RXSOT_SYNC_ERROR				(1 << 1)
7781
#define  RXSOT_ERROR					(1 << 0)
7782
 
5060 serge 7783
#define _MIPIA_DSI_FUNC_PRG		(dev_priv->mipi_mmio_base + 0xb00c)
6084 serge 7784
#define _MIPIC_DSI_FUNC_PRG		(dev_priv->mipi_mmio_base + 0xb80c)
7785
#define MIPI_DSI_FUNC_PRG(port)		_MIPI_PORT(port, _MIPIA_DSI_FUNC_PRG, \
7786
						_MIPIC_DSI_FUNC_PRG)
4560 Serge 7787
#define  CMD_MODE_DATA_WIDTH_MASK			(7 << 13)
7788
#define  CMD_MODE_NOT_SUPPORTED				(0 << 13)
7789
#define  CMD_MODE_DATA_WIDTH_16_BIT			(1 << 13)
7790
#define  CMD_MODE_DATA_WIDTH_9_BIT			(2 << 13)
7791
#define  CMD_MODE_DATA_WIDTH_8_BIT			(3 << 13)
7792
#define  CMD_MODE_DATA_WIDTH_OPTION1			(4 << 13)
7793
#define  CMD_MODE_DATA_WIDTH_OPTION2			(5 << 13)
7794
#define  VID_MODE_FORMAT_MASK				(0xf << 7)
7795
#define  VID_MODE_NOT_SUPPORTED				(0 << 7)
7796
#define  VID_MODE_FORMAT_RGB565				(1 << 7)
7797
#define  VID_MODE_FORMAT_RGB666				(2 << 7)
7798
#define  VID_MODE_FORMAT_RGB666_LOOSE			(3 << 7)
7799
#define  VID_MODE_FORMAT_RGB888				(4 << 7)
7800
#define  CMD_MODE_CHANNEL_NUMBER_SHIFT			5
7801
#define  CMD_MODE_CHANNEL_NUMBER_MASK			(3 << 5)
7802
#define  VID_MODE_CHANNEL_NUMBER_SHIFT			3
7803
#define  VID_MODE_CHANNEL_NUMBER_MASK			(3 << 3)
7804
#define  DATA_LANES_PRG_REG_SHIFT			0
7805
#define  DATA_LANES_PRG_REG_MASK			(7 << 0)
7806
 
5060 serge 7807
#define _MIPIA_HS_TX_TIMEOUT		(dev_priv->mipi_mmio_base + 0xb010)
6084 serge 7808
#define _MIPIC_HS_TX_TIMEOUT		(dev_priv->mipi_mmio_base + 0xb810)
7809
#define MIPI_HS_TX_TIMEOUT(port)	_MIPI_PORT(port, _MIPIA_HS_TX_TIMEOUT, \
7810
					_MIPIC_HS_TX_TIMEOUT)
4560 Serge 7811
#define  HIGH_SPEED_TX_TIMEOUT_COUNTER_MASK		0xffffff
7812
 
5060 serge 7813
#define _MIPIA_LP_RX_TIMEOUT		(dev_priv->mipi_mmio_base + 0xb014)
6084 serge 7814
#define _MIPIC_LP_RX_TIMEOUT		(dev_priv->mipi_mmio_base + 0xb814)
7815
#define MIPI_LP_RX_TIMEOUT(port)	_MIPI_PORT(port, _MIPIA_LP_RX_TIMEOUT, \
7816
					_MIPIC_LP_RX_TIMEOUT)
4560 Serge 7817
#define  LOW_POWER_RX_TIMEOUT_COUNTER_MASK		0xffffff
7818
 
5060 serge 7819
#define _MIPIA_TURN_AROUND_TIMEOUT	(dev_priv->mipi_mmio_base + 0xb018)
6084 serge 7820
#define _MIPIC_TURN_AROUND_TIMEOUT	(dev_priv->mipi_mmio_base + 0xb818)
7821
#define MIPI_TURN_AROUND_TIMEOUT(port)	_MIPI_PORT(port, \
7822
			_MIPIA_TURN_AROUND_TIMEOUT, _MIPIC_TURN_AROUND_TIMEOUT)
4560 Serge 7823
#define  TURN_AROUND_TIMEOUT_MASK			0x3f
7824
 
5060 serge 7825
#define _MIPIA_DEVICE_RESET_TIMER	(dev_priv->mipi_mmio_base + 0xb01c)
6084 serge 7826
#define _MIPIC_DEVICE_RESET_TIMER	(dev_priv->mipi_mmio_base + 0xb81c)
7827
#define MIPI_DEVICE_RESET_TIMER(port)	_MIPI_PORT(port, \
7828
			_MIPIA_DEVICE_RESET_TIMER, _MIPIC_DEVICE_RESET_TIMER)
4560 Serge 7829
#define  DEVICE_RESET_TIMER_MASK			0xffff
7830
 
5060 serge 7831
#define _MIPIA_DPI_RESOLUTION		(dev_priv->mipi_mmio_base + 0xb020)
6084 serge 7832
#define _MIPIC_DPI_RESOLUTION		(dev_priv->mipi_mmio_base + 0xb820)
7833
#define MIPI_DPI_RESOLUTION(port)	_MIPI_PORT(port, _MIPIA_DPI_RESOLUTION, \
7834
					_MIPIC_DPI_RESOLUTION)
4560 Serge 7835
#define  VERTICAL_ADDRESS_SHIFT				16
7836
#define  VERTICAL_ADDRESS_MASK				(0xffff << 16)
7837
#define  HORIZONTAL_ADDRESS_SHIFT			0
7838
#define  HORIZONTAL_ADDRESS_MASK			0xffff
7839
 
5060 serge 7840
#define _MIPIA_DBI_FIFO_THROTTLE	(dev_priv->mipi_mmio_base + 0xb024)
6084 serge 7841
#define _MIPIC_DBI_FIFO_THROTTLE	(dev_priv->mipi_mmio_base + 0xb824)
7842
#define MIPI_DBI_FIFO_THROTTLE(port)	_MIPI_PORT(port, \
7843
			_MIPIA_DBI_FIFO_THROTTLE, _MIPIC_DBI_FIFO_THROTTLE)
4560 Serge 7844
#define  DBI_FIFO_EMPTY_HALF				(0 << 0)
7845
#define  DBI_FIFO_EMPTY_QUARTER				(1 << 0)
7846
#define  DBI_FIFO_EMPTY_7_LOCATIONS			(2 << 0)
7847
 
7848
/* regs below are bits 15:0 */
5060 serge 7849
#define _MIPIA_HSYNC_PADDING_COUNT	(dev_priv->mipi_mmio_base + 0xb028)
6084 serge 7850
#define _MIPIC_HSYNC_PADDING_COUNT	(dev_priv->mipi_mmio_base + 0xb828)
7851
#define MIPI_HSYNC_PADDING_COUNT(port)	_MIPI_PORT(port, \
7852
			_MIPIA_HSYNC_PADDING_COUNT, _MIPIC_HSYNC_PADDING_COUNT)
4560 Serge 7853
 
5060 serge 7854
#define _MIPIA_HBP_COUNT		(dev_priv->mipi_mmio_base + 0xb02c)
6084 serge 7855
#define _MIPIC_HBP_COUNT		(dev_priv->mipi_mmio_base + 0xb82c)
7856
#define MIPI_HBP_COUNT(port)		_MIPI_PORT(port, _MIPIA_HBP_COUNT, \
7857
					_MIPIC_HBP_COUNT)
4560 Serge 7858
 
5060 serge 7859
#define _MIPIA_HFP_COUNT		(dev_priv->mipi_mmio_base + 0xb030)
6084 serge 7860
#define _MIPIC_HFP_COUNT		(dev_priv->mipi_mmio_base + 0xb830)
7861
#define MIPI_HFP_COUNT(port)		_MIPI_PORT(port, _MIPIA_HFP_COUNT, \
7862
					_MIPIC_HFP_COUNT)
4560 Serge 7863
 
5060 serge 7864
#define _MIPIA_HACTIVE_AREA_COUNT	(dev_priv->mipi_mmio_base + 0xb034)
6084 serge 7865
#define _MIPIC_HACTIVE_AREA_COUNT	(dev_priv->mipi_mmio_base + 0xb834)
7866
#define MIPI_HACTIVE_AREA_COUNT(port)	_MIPI_PORT(port, \
7867
			_MIPIA_HACTIVE_AREA_COUNT, _MIPIC_HACTIVE_AREA_COUNT)
4560 Serge 7868
 
5060 serge 7869
#define _MIPIA_VSYNC_PADDING_COUNT	(dev_priv->mipi_mmio_base + 0xb038)
6084 serge 7870
#define _MIPIC_VSYNC_PADDING_COUNT	(dev_priv->mipi_mmio_base + 0xb838)
7871
#define MIPI_VSYNC_PADDING_COUNT(port)	_MIPI_PORT(port, \
7872
			_MIPIA_VSYNC_PADDING_COUNT, _MIPIC_VSYNC_PADDING_COUNT)
4560 Serge 7873
 
5060 serge 7874
#define _MIPIA_VBP_COUNT		(dev_priv->mipi_mmio_base + 0xb03c)
6084 serge 7875
#define _MIPIC_VBP_COUNT		(dev_priv->mipi_mmio_base + 0xb83c)
7876
#define MIPI_VBP_COUNT(port)		_MIPI_PORT(port, _MIPIA_VBP_COUNT, \
7877
					_MIPIC_VBP_COUNT)
4560 Serge 7878
 
5060 serge 7879
#define _MIPIA_VFP_COUNT		(dev_priv->mipi_mmio_base + 0xb040)
6084 serge 7880
#define _MIPIC_VFP_COUNT		(dev_priv->mipi_mmio_base + 0xb840)
7881
#define MIPI_VFP_COUNT(port)		_MIPI_PORT(port, _MIPIA_VFP_COUNT, \
7882
					_MIPIC_VFP_COUNT)
4560 Serge 7883
 
5060 serge 7884
#define _MIPIA_HIGH_LOW_SWITCH_COUNT	(dev_priv->mipi_mmio_base + 0xb044)
6084 serge 7885
#define _MIPIC_HIGH_LOW_SWITCH_COUNT	(dev_priv->mipi_mmio_base + 0xb844)
7886
#define MIPI_HIGH_LOW_SWITCH_COUNT(port)	_MIPI_PORT(port,	\
7887
		_MIPIA_HIGH_LOW_SWITCH_COUNT, _MIPIC_HIGH_LOW_SWITCH_COUNT)
5060 serge 7888
 
4560 Serge 7889
/* regs above are bits 15:0 */
7890
 
5060 serge 7891
#define _MIPIA_DPI_CONTROL		(dev_priv->mipi_mmio_base + 0xb048)
6084 serge 7892
#define _MIPIC_DPI_CONTROL		(dev_priv->mipi_mmio_base + 0xb848)
7893
#define MIPI_DPI_CONTROL(port)		_MIPI_PORT(port, _MIPIA_DPI_CONTROL, \
7894
					_MIPIC_DPI_CONTROL)
4560 Serge 7895
#define  DPI_LP_MODE					(1 << 6)
7896
#define  BACKLIGHT_OFF					(1 << 5)
7897
#define  BACKLIGHT_ON					(1 << 4)
7898
#define  COLOR_MODE_OFF					(1 << 3)
7899
#define  COLOR_MODE_ON					(1 << 2)
7900
#define  TURN_ON					(1 << 1)
7901
#define  SHUTDOWN					(1 << 0)
7902
 
5060 serge 7903
#define _MIPIA_DPI_DATA			(dev_priv->mipi_mmio_base + 0xb04c)
6084 serge 7904
#define _MIPIC_DPI_DATA			(dev_priv->mipi_mmio_base + 0xb84c)
7905
#define MIPI_DPI_DATA(port)		_MIPI_PORT(port, _MIPIA_DPI_DATA, \
7906
					_MIPIC_DPI_DATA)
4560 Serge 7907
#define  COMMAND_BYTE_SHIFT				0
7908
#define  COMMAND_BYTE_MASK				(0x3f << 0)
7909
 
5060 serge 7910
#define _MIPIA_INIT_COUNT		(dev_priv->mipi_mmio_base + 0xb050)
6084 serge 7911
#define _MIPIC_INIT_COUNT		(dev_priv->mipi_mmio_base + 0xb850)
7912
#define MIPI_INIT_COUNT(port)		_MIPI_PORT(port, _MIPIA_INIT_COUNT, \
7913
					_MIPIC_INIT_COUNT)
4560 Serge 7914
#define  MASTER_INIT_TIMER_SHIFT			0
7915
#define  MASTER_INIT_TIMER_MASK				(0xffff << 0)
7916
 
5060 serge 7917
#define _MIPIA_MAX_RETURN_PKT_SIZE	(dev_priv->mipi_mmio_base + 0xb054)
6084 serge 7918
#define _MIPIC_MAX_RETURN_PKT_SIZE	(dev_priv->mipi_mmio_base + 0xb854)
7919
#define MIPI_MAX_RETURN_PKT_SIZE(port)	_MIPI_PORT(port, \
7920
			_MIPIA_MAX_RETURN_PKT_SIZE, _MIPIC_MAX_RETURN_PKT_SIZE)
4560 Serge 7921
#define  MAX_RETURN_PKT_SIZE_SHIFT			0
7922
#define  MAX_RETURN_PKT_SIZE_MASK			(0x3ff << 0)
7923
 
5060 serge 7924
#define _MIPIA_VIDEO_MODE_FORMAT	(dev_priv->mipi_mmio_base + 0xb058)
6084 serge 7925
#define _MIPIC_VIDEO_MODE_FORMAT	(dev_priv->mipi_mmio_base + 0xb858)
7926
#define MIPI_VIDEO_MODE_FORMAT(port)	_MIPI_PORT(port, \
7927
			_MIPIA_VIDEO_MODE_FORMAT, _MIPIC_VIDEO_MODE_FORMAT)
4560 Serge 7928
#define  RANDOM_DPI_DISPLAY_RESOLUTION			(1 << 4)
7929
#define  DISABLE_VIDEO_BTA				(1 << 3)
7930
#define  IP_TG_CONFIG					(1 << 2)
7931
#define  VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE		(1 << 0)
7932
#define  VIDEO_MODE_NON_BURST_WITH_SYNC_EVENTS		(2 << 0)
7933
#define  VIDEO_MODE_BURST				(3 << 0)
7934
 
5060 serge 7935
#define _MIPIA_EOT_DISABLE		(dev_priv->mipi_mmio_base + 0xb05c)
6084 serge 7936
#define _MIPIC_EOT_DISABLE		(dev_priv->mipi_mmio_base + 0xb85c)
7937
#define MIPI_EOT_DISABLE(port)		_MIPI_PORT(port, _MIPIA_EOT_DISABLE, \
7938
					_MIPIC_EOT_DISABLE)
4560 Serge 7939
#define  LP_RX_TIMEOUT_ERROR_RECOVERY_DISABLE		(1 << 7)
7940
#define  HS_RX_TIMEOUT_ERROR_RECOVERY_DISABLE		(1 << 6)
7941
#define  LOW_CONTENTION_RECOVERY_DISABLE		(1 << 5)
7942
#define  HIGH_CONTENTION_RECOVERY_DISABLE		(1 << 4)
7943
#define  TXDSI_TYPE_NOT_RECOGNISED_ERROR_RECOVERY_DISABLE (1 << 3)
7944
#define  TXECC_MULTIBIT_ERROR_RECOVERY_DISABLE		(1 << 2)
7945
#define  CLOCKSTOP					(1 << 1)
7946
#define  EOT_DISABLE					(1 << 0)
7947
 
5060 serge 7948
#define _MIPIA_LP_BYTECLK		(dev_priv->mipi_mmio_base + 0xb060)
6084 serge 7949
#define _MIPIC_LP_BYTECLK		(dev_priv->mipi_mmio_base + 0xb860)
7950
#define MIPI_LP_BYTECLK(port)		_MIPI_PORT(port, _MIPIA_LP_BYTECLK, \
7951
					_MIPIC_LP_BYTECLK)
4560 Serge 7952
#define  LP_BYTECLK_SHIFT				0
7953
#define  LP_BYTECLK_MASK				(0xffff << 0)
7954
 
7955
/* bits 31:0 */
5060 serge 7956
#define _MIPIA_LP_GEN_DATA		(dev_priv->mipi_mmio_base + 0xb064)
6084 serge 7957
#define _MIPIC_LP_GEN_DATA		(dev_priv->mipi_mmio_base + 0xb864)
7958
#define MIPI_LP_GEN_DATA(port)		_MIPI_PORT(port, _MIPIA_LP_GEN_DATA, \
7959
					_MIPIC_LP_GEN_DATA)
4560 Serge 7960
 
7961
/* bits 31:0 */
5060 serge 7962
#define _MIPIA_HS_GEN_DATA		(dev_priv->mipi_mmio_base + 0xb068)
6084 serge 7963
#define _MIPIC_HS_GEN_DATA		(dev_priv->mipi_mmio_base + 0xb868)
7964
#define MIPI_HS_GEN_DATA(port)		_MIPI_PORT(port, _MIPIA_HS_GEN_DATA, \
7965
					_MIPIC_HS_GEN_DATA)
4560 Serge 7966
 
5060 serge 7967
#define _MIPIA_LP_GEN_CTRL		(dev_priv->mipi_mmio_base + 0xb06c)
6084 serge 7968
#define _MIPIC_LP_GEN_CTRL		(dev_priv->mipi_mmio_base + 0xb86c)
7969
#define MIPI_LP_GEN_CTRL(port)		_MIPI_PORT(port, _MIPIA_LP_GEN_CTRL, \
7970
					_MIPIC_LP_GEN_CTRL)
5060 serge 7971
#define _MIPIA_HS_GEN_CTRL		(dev_priv->mipi_mmio_base + 0xb070)
6084 serge 7972
#define _MIPIC_HS_GEN_CTRL		(dev_priv->mipi_mmio_base + 0xb870)
7973
#define MIPI_HS_GEN_CTRL(port)		_MIPI_PORT(port, _MIPIA_HS_GEN_CTRL, \
7974
					_MIPIC_HS_GEN_CTRL)
4560 Serge 7975
#define  LONG_PACKET_WORD_COUNT_SHIFT			8
7976
#define  LONG_PACKET_WORD_COUNT_MASK			(0xffff << 8)
7977
#define  SHORT_PACKET_PARAM_SHIFT			8
7978
#define  SHORT_PACKET_PARAM_MASK			(0xffff << 8)
7979
#define  VIRTUAL_CHANNEL_SHIFT				6
7980
#define  VIRTUAL_CHANNEL_MASK				(3 << 6)
7981
#define  DATA_TYPE_SHIFT				0
6084 serge 7982
#define  DATA_TYPE_MASK					(0x3f << 0)
4560 Serge 7983
/* data type values, see include/video/mipi_display.h */
7984
 
5060 serge 7985
#define _MIPIA_GEN_FIFO_STAT		(dev_priv->mipi_mmio_base + 0xb074)
6084 serge 7986
#define _MIPIC_GEN_FIFO_STAT		(dev_priv->mipi_mmio_base + 0xb874)
7987
#define MIPI_GEN_FIFO_STAT(port)	_MIPI_PORT(port, _MIPIA_GEN_FIFO_STAT, \
7988
					_MIPIC_GEN_FIFO_STAT)
4560 Serge 7989
#define  DPI_FIFO_EMPTY					(1 << 28)
7990
#define  DBI_FIFO_EMPTY					(1 << 27)
7991
#define  LP_CTRL_FIFO_EMPTY				(1 << 26)
7992
#define  LP_CTRL_FIFO_HALF_EMPTY			(1 << 25)
7993
#define  LP_CTRL_FIFO_FULL				(1 << 24)
7994
#define  HS_CTRL_FIFO_EMPTY				(1 << 18)
7995
#define  HS_CTRL_FIFO_HALF_EMPTY			(1 << 17)
7996
#define  HS_CTRL_FIFO_FULL				(1 << 16)
7997
#define  LP_DATA_FIFO_EMPTY				(1 << 10)
7998
#define  LP_DATA_FIFO_HALF_EMPTY			(1 << 9)
7999
#define  LP_DATA_FIFO_FULL				(1 << 8)
8000
#define  HS_DATA_FIFO_EMPTY				(1 << 2)
8001
#define  HS_DATA_FIFO_HALF_EMPTY			(1 << 1)
8002
#define  HS_DATA_FIFO_FULL				(1 << 0)
8003
 
5060 serge 8004
#define _MIPIA_HS_LS_DBI_ENABLE		(dev_priv->mipi_mmio_base + 0xb078)
6084 serge 8005
#define _MIPIC_HS_LS_DBI_ENABLE		(dev_priv->mipi_mmio_base + 0xb878)
8006
#define MIPI_HS_LP_DBI_ENABLE(port)	_MIPI_PORT(port, \
8007
			_MIPIA_HS_LS_DBI_ENABLE, _MIPIC_HS_LS_DBI_ENABLE)
4560 Serge 8008
#define  DBI_HS_LP_MODE_MASK				(1 << 0)
8009
#define  DBI_LP_MODE					(1 << 0)
8010
#define  DBI_HS_MODE					(0 << 0)
8011
 
5060 serge 8012
#define _MIPIA_DPHY_PARAM		(dev_priv->mipi_mmio_base + 0xb080)
6084 serge 8013
#define _MIPIC_DPHY_PARAM		(dev_priv->mipi_mmio_base + 0xb880)
8014
#define MIPI_DPHY_PARAM(port)		_MIPI_PORT(port, _MIPIA_DPHY_PARAM, \
8015
					_MIPIC_DPHY_PARAM)
4560 Serge 8016
#define  EXIT_ZERO_COUNT_SHIFT				24
8017
#define  EXIT_ZERO_COUNT_MASK				(0x3f << 24)
8018
#define  TRAIL_COUNT_SHIFT				16
8019
#define  TRAIL_COUNT_MASK				(0x1f << 16)
8020
#define  CLK_ZERO_COUNT_SHIFT				8
8021
#define  CLK_ZERO_COUNT_MASK				(0xff << 8)
8022
#define  PREPARE_COUNT_SHIFT				0
8023
#define  PREPARE_COUNT_MASK				(0x3f << 0)
8024
 
8025
/* bits 31:0 */
5060 serge 8026
#define _MIPIA_DBI_BW_CTRL		(dev_priv->mipi_mmio_base + 0xb084)
6084 serge 8027
#define _MIPIC_DBI_BW_CTRL		(dev_priv->mipi_mmio_base + 0xb884)
8028
#define MIPI_DBI_BW_CTRL(port)		_MIPI_PORT(port, _MIPIA_DBI_BW_CTRL, \
8029
					_MIPIC_DBI_BW_CTRL)
4560 Serge 8030
 
5060 serge 8031
#define _MIPIA_CLK_LANE_SWITCH_TIME_CNT		(dev_priv->mipi_mmio_base \
8032
							+ 0xb088)
6084 serge 8033
#define _MIPIC_CLK_LANE_SWITCH_TIME_CNT		(dev_priv->mipi_mmio_base \
5060 serge 8034
							+ 0xb888)
6084 serge 8035
#define MIPI_CLK_LANE_SWITCH_TIME_CNT(port)	_MIPI_PORT(port, \
8036
	_MIPIA_CLK_LANE_SWITCH_TIME_CNT, _MIPIC_CLK_LANE_SWITCH_TIME_CNT)
4560 Serge 8037
#define  LP_HS_SSW_CNT_SHIFT				16
8038
#define  LP_HS_SSW_CNT_MASK				(0xffff << 16)
8039
#define  HS_LP_PWR_SW_CNT_SHIFT				0
8040
#define  HS_LP_PWR_SW_CNT_MASK				(0xffff << 0)
8041
 
5060 serge 8042
#define _MIPIA_STOP_STATE_STALL		(dev_priv->mipi_mmio_base + 0xb08c)
6084 serge 8043
#define _MIPIC_STOP_STATE_STALL		(dev_priv->mipi_mmio_base + 0xb88c)
8044
#define MIPI_STOP_STATE_STALL(port)	_MIPI_PORT(port, \
8045
			_MIPIA_STOP_STATE_STALL, _MIPIC_STOP_STATE_STALL)
4560 Serge 8046
#define  STOP_STATE_STALL_COUNTER_SHIFT			0
8047
#define  STOP_STATE_STALL_COUNTER_MASK			(0xff << 0)
8048
 
5060 serge 8049
#define _MIPIA_INTR_STAT_REG_1		(dev_priv->mipi_mmio_base + 0xb090)
6084 serge 8050
#define _MIPIC_INTR_STAT_REG_1		(dev_priv->mipi_mmio_base + 0xb890)
8051
#define MIPI_INTR_STAT_REG_1(port)	_MIPI_PORT(port, \
8052
				_MIPIA_INTR_STAT_REG_1, _MIPIC_INTR_STAT_REG_1)
5060 serge 8053
#define _MIPIA_INTR_EN_REG_1		(dev_priv->mipi_mmio_base + 0xb094)
6084 serge 8054
#define _MIPIC_INTR_EN_REG_1		(dev_priv->mipi_mmio_base + 0xb894)
8055
#define MIPI_INTR_EN_REG_1(port)	_MIPI_PORT(port, _MIPIA_INTR_EN_REG_1, \
8056
					_MIPIC_INTR_EN_REG_1)
4560 Serge 8057
#define  RX_CONTENTION_DETECTED				(1 << 0)
8058
 
8059
/* XXX: only pipe A ?!? */
5060 serge 8060
#define MIPIA_DBI_TYPEC_CTRL		(dev_priv->mipi_mmio_base + 0xb100)
4560 Serge 8061
#define  DBI_TYPEC_ENABLE				(1 << 31)
8062
#define  DBI_TYPEC_WIP					(1 << 30)
8063
#define  DBI_TYPEC_OPTION_SHIFT				28
8064
#define  DBI_TYPEC_OPTION_MASK				(3 << 28)
8065
#define  DBI_TYPEC_FREQ_SHIFT				24
8066
#define  DBI_TYPEC_FREQ_MASK				(0xf << 24)
8067
#define  DBI_TYPEC_OVERRIDE				(1 << 8)
8068
#define  DBI_TYPEC_OVERRIDE_COUNTER_SHIFT		0
8069
#define  DBI_TYPEC_OVERRIDE_COUNTER_MASK		(0xff << 0)
8070
 
8071
 
8072
/* MIPI adapter registers */
8073
 
5060 serge 8074
#define _MIPIA_CTRL			(dev_priv->mipi_mmio_base + 0xb104)
6084 serge 8075
#define _MIPIC_CTRL			(dev_priv->mipi_mmio_base + 0xb904)
8076
#define MIPI_CTRL(port)			_MIPI_PORT(port, _MIPIA_CTRL, \
8077
					_MIPIC_CTRL)
4560 Serge 8078
#define  ESCAPE_CLOCK_DIVIDER_SHIFT			5 /* A only */
8079
#define  ESCAPE_CLOCK_DIVIDER_MASK			(3 << 5)
8080
#define  ESCAPE_CLOCK_DIVIDER_1				(0 << 5)
8081
#define  ESCAPE_CLOCK_DIVIDER_2				(1 << 5)
8082
#define  ESCAPE_CLOCK_DIVIDER_4				(2 << 5)
8083
#define  READ_REQUEST_PRIORITY_SHIFT			3
8084
#define  READ_REQUEST_PRIORITY_MASK			(3 << 3)
8085
#define  READ_REQUEST_PRIORITY_LOW			(0 << 3)
8086
#define  READ_REQUEST_PRIORITY_HIGH			(3 << 3)
8087
#define  RGB_FLIP_TO_BGR				(1 << 2)
8088
 
6084 serge 8089
#define  BXT_PIPE_SELECT_MASK				(7 << 7)
8090
#define  BXT_PIPE_SELECT_C				(2 << 7)
8091
#define  BXT_PIPE_SELECT_B				(1 << 7)
8092
#define  BXT_PIPE_SELECT_A				(0 << 7)
8093
 
5060 serge 8094
#define _MIPIA_DATA_ADDRESS		(dev_priv->mipi_mmio_base + 0xb108)
6084 serge 8095
#define _MIPIC_DATA_ADDRESS		(dev_priv->mipi_mmio_base + 0xb908)
8096
#define MIPI_DATA_ADDRESS(port)		_MIPI_PORT(port, _MIPIA_DATA_ADDRESS, \
8097
					_MIPIC_DATA_ADDRESS)
4560 Serge 8098
#define  DATA_MEM_ADDRESS_SHIFT				5
8099
#define  DATA_MEM_ADDRESS_MASK				(0x7ffffff << 5)
8100
#define  DATA_VALID					(1 << 0)
8101
 
5060 serge 8102
#define _MIPIA_DATA_LENGTH		(dev_priv->mipi_mmio_base + 0xb10c)
6084 serge 8103
#define _MIPIC_DATA_LENGTH		(dev_priv->mipi_mmio_base + 0xb90c)
8104
#define MIPI_DATA_LENGTH(port)		_MIPI_PORT(port, _MIPIA_DATA_LENGTH, \
8105
					_MIPIC_DATA_LENGTH)
4560 Serge 8106
#define  DATA_LENGTH_SHIFT				0
8107
#define  DATA_LENGTH_MASK				(0xfffff << 0)
8108
 
5060 serge 8109
#define _MIPIA_COMMAND_ADDRESS		(dev_priv->mipi_mmio_base + 0xb110)
6084 serge 8110
#define _MIPIC_COMMAND_ADDRESS		(dev_priv->mipi_mmio_base + 0xb910)
8111
#define MIPI_COMMAND_ADDRESS(port)	_MIPI_PORT(port, \
8112
				_MIPIA_COMMAND_ADDRESS, _MIPIC_COMMAND_ADDRESS)
4560 Serge 8113
#define  COMMAND_MEM_ADDRESS_SHIFT			5
8114
#define  COMMAND_MEM_ADDRESS_MASK			(0x7ffffff << 5)
8115
#define  AUTO_PWG_ENABLE				(1 << 2)
8116
#define  MEMORY_WRITE_DATA_FROM_PIPE_RENDERING		(1 << 1)
8117
#define  COMMAND_VALID					(1 << 0)
8118
 
5060 serge 8119
#define _MIPIA_COMMAND_LENGTH		(dev_priv->mipi_mmio_base + 0xb114)
6084 serge 8120
#define _MIPIC_COMMAND_LENGTH		(dev_priv->mipi_mmio_base + 0xb914)
8121
#define MIPI_COMMAND_LENGTH(port)	_MIPI_PORT(port, _MIPIA_COMMAND_LENGTH, \
8122
					_MIPIC_COMMAND_LENGTH)
4560 Serge 8123
#define  COMMAND_LENGTH_SHIFT(n)			(8 * (n)) /* n: 0...3 */
8124
#define  COMMAND_LENGTH_MASK(n)				(0xff << (8 * (n)))
8125
 
5060 serge 8126
#define _MIPIA_READ_DATA_RETURN0	(dev_priv->mipi_mmio_base + 0xb118)
6084 serge 8127
#define _MIPIC_READ_DATA_RETURN0	(dev_priv->mipi_mmio_base + 0xb918)
8128
#define MIPI_READ_DATA_RETURN(port, n) \
8129
	(_MIPI_PORT(port, _MIPIA_READ_DATA_RETURN0, _MIPIC_READ_DATA_RETURN0) \
5060 serge 8130
					+ 4 * (n)) /* n: 0...7 */
4560 Serge 8131
 
5060 serge 8132
#define _MIPIA_READ_DATA_VALID		(dev_priv->mipi_mmio_base + 0xb138)
6084 serge 8133
#define _MIPIC_READ_DATA_VALID		(dev_priv->mipi_mmio_base + 0xb938)
8134
#define MIPI_READ_DATA_VALID(port)	_MIPI_PORT(port, \
8135
				_MIPIA_READ_DATA_VALID, _MIPIC_READ_DATA_VALID)
4560 Serge 8136
#define  READ_DATA_VALID(n)				(1 << (n))
8137
 
5060 serge 8138
/* For UMS only (deprecated): */
8139
#define _PALETTE_A (dev_priv->info.display_mmio_offset + 0xa000)
8140
#define _PALETTE_B (dev_priv->info.display_mmio_offset + 0xa800)
8141
 
6084 serge 8142
/* MOCS (Memory Object Control State) registers */
8143
#define GEN9_LNCFCMOCS0		0xb020	/* L3 Cache Control base */
8144
 
8145
#define GEN9_GFX_MOCS_0		0xc800	/* Graphics MOCS base register*/
8146
#define GEN9_MFX0_MOCS_0	0xc900	/* Media 0 MOCS base register*/
8147
#define GEN9_MFX1_MOCS_0	0xca00	/* Media 1 MOCS base register*/
8148
#define GEN9_VEBOX_MOCS_0	0xcb00	/* Video MOCS base register*/
8149
#define GEN9_BLT_MOCS_0		0xcc00	/* Blitter MOCS base register*/
8150
 
2325 Serge 8151
#endif /* _I915_REG_H_ */