Subversion Repositories Kolibri OS

Rev

Rev 4768 | Rev 5068 | Go to most recent revision | Details | Compare with Previous | Last modification | View Log | RSS feed

Rev Author Line No. Line
4363 Serge 1
/*
2
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
3
 * All Rights Reserved.
4
 *
5
 * Permission is hereby granted, free of charge, to any person obtaining a
6
 * copy of this software and associated documentation files (the
7
 * "Software"), to deal in the Software without restriction, including
8
 * without limitation the rights to use, copy, modify, merge, publish,
9
 * distribute, sub license, and/or sell copies of the Software, and to
10
 * permit persons to whom the Software is furnished to do so, subject to
11
 * the following conditions:
12
 *
13
 * The above copyright notice and this permission notice (including the
14
 * next paragraph) shall be included in all copies or substantial portions
15
 * of the Software.
16
 *
17
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
18
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
19
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
20
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
21
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
22
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
23
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
24
 *
25
 */
26
 
27
#ifndef _I915_DRM_H_
28
#define _I915_DRM_H_
29
 
30
#include "drm.h"
31
 
32
/* Please note that modifications to all structs defined here are
33
 * subject to backwards-compatibility constraints.
34
 */
35
 
5022 Serge 36
/**
37
 * DOC: uevents generated by i915 on it's device node
38
 *
39
 * I915_L3_PARITY_UEVENT - Generated when the driver receives a parity mismatch
40
 *	event from the gpu l3 cache. Additional information supplied is ROW,
41
 *	BANK, SUBBANK, SLICE of the affected cacheline. Userspace should keep
42
 *	track of these events and if a specific cache-line seems to have a
43
 *	persistent error remap it with the l3 remapping tool supplied in
44
 *	intel-gpu-tools.  The value supplied with the event is always 1.
45
 *
46
 * I915_ERROR_UEVENT - Generated upon error detection, currently only via
47
 *	hangcheck. The error detection event is a good indicator of when things
48
 *	began to go badly. The value supplied with the event is a 1 upon error
49
 *	detection, and a 0 upon reset completion, signifying no more error
50
 *	exists. NOTE: Disabling hangcheck or reset via module parameter will
51
 *	cause the related events to not be seen.
52
 *
53
 * I915_RESET_UEVENT - Event is generated just before an attempt to reset the
54
 *	the GPU. The value supplied with the event is always 1. NOTE: Disable
55
 *	reset via module parameter will cause this event to not be seen.
56
 */
57
#define I915_L3_PARITY_UEVENT		"L3_PARITY_ERROR"
58
#define I915_ERROR_UEVENT		"ERROR"
59
#define I915_RESET_UEVENT		"RESET"
4363 Serge 60
 
61
/* Each region is a minimum of 16k, and there are at most 255 of them.
62
 */
63
#define I915_NR_TEX_REGIONS 255	/* table size 2k - maximum due to use
64
				 * of chars for next/prev indices */
65
#define I915_LOG_MIN_TEX_REGION_SIZE 14
66
 
67
typedef struct _drm_i915_init {
68
	enum {
69
		I915_INIT_DMA = 0x01,
70
		I915_CLEANUP_DMA = 0x02,
71
		I915_RESUME_DMA = 0x03
72
	} func;
73
	unsigned int mmio_offset;
74
	int sarea_priv_offset;
75
	unsigned int ring_start;
76
	unsigned int ring_end;
77
	unsigned int ring_size;
78
	unsigned int front_offset;
79
	unsigned int back_offset;
80
	unsigned int depth_offset;
81
	unsigned int w;
82
	unsigned int h;
83
	unsigned int pitch;
84
	unsigned int pitch_bits;
85
	unsigned int back_pitch;
86
	unsigned int depth_pitch;
87
	unsigned int cpp;
88
	unsigned int chipset;
89
} drm_i915_init_t;
90
 
91
typedef struct _drm_i915_sarea {
92
	struct drm_tex_region texList[I915_NR_TEX_REGIONS + 1];
93
	int last_upload;	/* last time texture was uploaded */
94
	int last_enqueue;	/* last time a buffer was enqueued */
95
	int last_dispatch;	/* age of the most recently dispatched buffer */
96
	int ctxOwner;		/* last context to upload state */
97
	int texAge;
98
	int pf_enabled;		/* is pageflipping allowed? */
99
	int pf_active;
100
	int pf_current_page;	/* which buffer is being displayed? */
101
	int perf_boxes;		/* performance boxes to be displayed */
102
	int width, height;      /* screen size in pixels */
103
 
104
	drm_handle_t front_handle;
105
	int front_offset;
106
	int front_size;
107
 
108
	drm_handle_t back_handle;
109
	int back_offset;
110
	int back_size;
111
 
112
	drm_handle_t depth_handle;
113
	int depth_offset;
114
	int depth_size;
115
 
116
	drm_handle_t tex_handle;
117
	int tex_offset;
118
	int tex_size;
119
	int log_tex_granularity;
120
	int pitch;
121
	int rotation;           /* 0, 90, 180 or 270 */
122
	int rotated_offset;
123
	int rotated_size;
124
	int rotated_pitch;
125
	int virtualX, virtualY;
126
 
127
	unsigned int front_tiled;
128
	unsigned int back_tiled;
129
	unsigned int depth_tiled;
130
	unsigned int rotated_tiled;
131
	unsigned int rotated2_tiled;
132
 
133
	int pipeA_x;
134
	int pipeA_y;
135
	int pipeA_w;
136
	int pipeA_h;
137
	int pipeB_x;
138
	int pipeB_y;
139
	int pipeB_w;
140
	int pipeB_h;
141
 
142
	/* fill out some space for old userspace triple buffer */
143
	drm_handle_t unused_handle;
144
	__u32 unused1, unused2, unused3;
145
 
146
	/* buffer object handles for static buffers. May change
147
	 * over the lifetime of the client.
148
	 */
149
	__u32 front_bo_handle;
150
	__u32 back_bo_handle;
151
	__u32 unused_bo_handle;
152
	__u32 depth_bo_handle;
153
 
154
} drm_i915_sarea_t;
155
 
156
/* due to userspace building against these headers we need some compat here */
157
#define planeA_x pipeA_x
158
#define planeA_y pipeA_y
159
#define planeA_w pipeA_w
160
#define planeA_h pipeA_h
161
#define planeB_x pipeB_x
162
#define planeB_y pipeB_y
163
#define planeB_w pipeB_w
164
#define planeB_h pipeB_h
165
 
166
/* Flags for perf_boxes
167
 */
4502 Serge 168
#define I915_BOX_RING_EMPTY    		0x1
169
#define I915_BOX_FLIP          		0x2
170
#define I915_BOX_WAIT          		0x4
171
#define I915_BOX_TEXTURE_LOAD  		0x8
172
#define I915_BOX_LOST_CONTEXT  		0x10
4363 Serge 173
 
174
/* I915 specific ioctls
175
 * The device specific ioctl range is 0x40 to 0x79.
176
 */
4502 Serge 177
#define DRM_I915_INIT			0x00
178
#define DRM_I915_FLUSH			0x01
179
#define DRM_I915_FLIP			0x02
180
#define DRM_I915_BATCHBUFFER		0x03
181
#define DRM_I915_IRQ_EMIT		0x04
182
#define DRM_I915_IRQ_WAIT		0x05
183
#define DRM_I915_GETPARAM		0x06
184
#define DRM_I915_SETPARAM		0x07
185
#define DRM_I915_ALLOC			0x08
186
#define DRM_I915_FREE			0x09
187
#define DRM_I915_INIT_HEAP		0x0a
188
#define DRM_I915_CMDBUFFER		0x0b
189
#define DRM_I915_DESTROY_HEAP		0x0c
4363 Serge 190
#define DRM_I915_SET_VBLANK_PIPE	0x0d
191
#define DRM_I915_GET_VBLANK_PIPE	0x0e
4502 Serge 192
#define DRM_I915_VBLANK_SWAP		0x0f
193
#define DRM_I915_HWS_ADDR		0x11
194
#define DRM_I915_GEM_INIT		0x13
195
#define DRM_I915_GEM_EXECBUFFER		0x14
196
#define DRM_I915_GEM_PIN		0x15
197
#define DRM_I915_GEM_UNPIN		0x16
198
#define DRM_I915_GEM_BUSY		0x17
199
#define DRM_I915_GEM_THROTTLE		0x18
200
#define DRM_I915_GEM_ENTERVT		0x19
201
#define DRM_I915_GEM_LEAVEVT		0x1a
202
#define DRM_I915_GEM_CREATE		0x1b
203
#define DRM_I915_GEM_PREAD		0x1c
204
#define DRM_I915_GEM_PWRITE		0x1d
205
#define DRM_I915_GEM_MMAP		0x1e
206
#define DRM_I915_GEM_SET_DOMAIN		0x1f
207
#define DRM_I915_GEM_SW_FINISH		0x20
208
#define DRM_I915_GEM_SET_TILING		0x21
209
#define DRM_I915_GEM_GET_TILING		0x22
210
#define DRM_I915_GEM_GET_APERTURE 	0x23
211
#define DRM_I915_GEM_MMAP_GTT		0x24
4363 Serge 212
#define DRM_I915_GET_PIPE_FROM_CRTC_ID	0x25
4502 Serge 213
#define DRM_I915_GEM_MADVISE		0x26
4363 Serge 214
#define DRM_I915_OVERLAY_PUT_IMAGE	0x27
4502 Serge 215
#define DRM_I915_OVERLAY_ATTRS		0x28
4363 Serge 216
#define DRM_I915_GEM_EXECBUFFER2	0x29
217
#define DRM_I915_GET_SPRITE_COLORKEY	0x2a
218
#define DRM_I915_SET_SPRITE_COLORKEY	0x2b
4502 Serge 219
#define DRM_I915_GEM_WAIT		0x2c
4363 Serge 220
#define DRM_I915_GEM_CONTEXT_CREATE	0x2d
221
#define DRM_I915_GEM_CONTEXT_DESTROY	0x2e
5022 Serge 222
#define DRM_I915_GEM_SET_CACHING	0x2f
223
#define DRM_I915_GEM_GET_CACHING	0x30
4363 Serge 224
#define DRM_I915_REG_READ		0x31
225
#define DRM_I915_GET_RESET_STATS	0x32
226
 
227
#define DRM_IOCTL_I915_INIT
228
#define DRM_IOCTL_I915_FLUSH
229
#define DRM_IOCTL_I915_FLIP
230
#define DRM_IOCTL_I915_BATCHBUFFER
231
#define DRM_IOCTL_I915_IRQ_EMIT
232
#define DRM_IOCTL_I915_IRQ_WAIT
233
#define DRM_IOCTL_I915_GETPARAM                SRV_I915_GET_PARAM
234
#define DRM_IOCTL_I915_SETPARAM
235
#define DRM_IOCTL_I915_ALLOC
236
#define DRM_IOCTL_I915_FREE
237
#define DRM_IOCTL_I915_INIT_HEAP
238
#define DRM_IOCTL_I915_CMDBUFFER
239
#define DRM_IOCTL_I915_DESTROY_HEAP
240
#define DRM_IOCTL_I915_SET_VBLANK_PIPE
241
#define DRM_IOCTL_I915_GET_VBLANK_PIPE
242
#define DRM_IOCTL_I915_VBLANK_SWAP
243
#define DRM_IOCTL_I915_HWS_ADDR
244
#define DRM_IOCTL_I915_GEM_INIT
245
#define DRM_IOCTL_I915_GEM_EXECBUFFER
246
#define DRM_IOCTL_I915_GEM_EXECBUFFER2          SRV_I915_GEM_EXECBUFFER2
247
#define DRM_IOCTL_I915_GEM_PIN                  SRV_I915_GEM_PIN
248
#define DRM_IOCTL_I915_GEM_UNPIN                SRV_I915_GEM_UNPIN
249
#define DRM_IOCTL_I915_GEM_BUSY                 SRV_I915_GEM_BUSY
250
#define DRM_IOCTL_I915_GEM_SET_CACHEING         SRV_I915_GEM_SET_CACHING
251
#define DRM_IOCTL_I915_GEM_GET_CACHEING
252
#define DRM_IOCTL_I915_GEM_THROTTLE             SRV_I915_GEM_THROTTLE
253
#define DRM_IOCTL_I915_GEM_ENTERVT
254
#define DRM_IOCTL_I915_GEM_LEAVEVT
255
#define DRM_IOCTL_I915_GEM_CREATE               SRV_I915_GEM_CREATE
256
#define DRM_IOCTL_I915_GEM_PREAD
257
#define DRM_IOCTL_I915_GEM_PWRITE               SRV_I915_GEM_PWRITE
258
#define DRM_IOCTL_I915_GEM_MMAP                 SRV_I915_GEM_MMAP
259
#define DRM_IOCTL_I915_GEM_MMAP_GTT             SRV_I915_GEM_MMAP_GTT
260
#define DRM_IOCTL_I915_GEM_SET_DOMAIN           SRV_I915_GEM_SET_DOMAIN
261
#define DRM_IOCTL_I915_GEM_SW_FINISH
262
#define DRM_IOCTL_I915_GEM_SET_TILING           SRV_I915_GEM_SET_TILING
263
#define DRM_IOCTL_I915_GEM_GET_TILING           SRV_I915_GEM_GET_TILING
264
#define DRM_IOCTL_I915_GEM_GET_APERTURE         SRV_I915_GEM_GET_APERTURE
265
#define DRM_IOCTL_I915_GET_PIPE_FROM_CRTC_ID
266
#define DRM_IOCTL_I915_GEM_MADVISE
267
#define DRM_IOCTL_I915_OVERLAY_PUT_IMAGE
268
#define DRM_IOCTL_I915_OVERLAY_ATTRS
269
#define DRM_IOCTL_I915_SET_SPRITE_COLORKEY
270
#define DRM_IOCTL_I915_GET_SPRITE_COLORKEY
271
#define DRM_IOCTL_I915_GEM_WAIT                 SRV_I915_GEM_WAIT
272
#define DRM_IOCTL_I915_GEM_CONTEXT_CREATE       SRV_I915_GEM_CONTEXT_CREATE
273
#define DRM_IOCTL_I915_GEM_CONTEXT_DESTROY      SRV_I915_GEM_CONTEXT_DESTROY
274
#define DRM_IOCTL_I915_REG_READ                 SRV_I915_REG_READ
275
 
276
 
277
/* Allow drivers to submit batchbuffers directly to hardware, relying
278
 * on the security mechanisms provided by hardware.
279
 */
280
typedef struct drm_i915_batchbuffer {
281
	int start;		/* agp offset */
282
	int used;		/* nr bytes in use */
283
	int DR1;		/* hw flags for GFX_OP_DRAWRECT_INFO */
284
	int DR4;		/* window origin for GFX_OP_DRAWRECT_INFO */
285
	int num_cliprects;	/* mulitpass with multiple cliprects? */
286
	struct drm_clip_rect *cliprects;	/* pointer to userspace cliprects */
287
} drm_i915_batchbuffer_t;
288
 
289
/* As above, but pass a pointer to userspace buffer which can be
290
 * validated by the kernel prior to sending to hardware.
291
 */
292
typedef struct _drm_i915_cmdbuffer {
293
	char *buf;	/* pointer to userspace command buffer */
294
	int sz;			/* nr bytes in buf */
295
	int DR1;		/* hw flags for GFX_OP_DRAWRECT_INFO */
296
	int DR4;		/* window origin for GFX_OP_DRAWRECT_INFO */
297
	int num_cliprects;	/* mulitpass with multiple cliprects? */
298
	struct drm_clip_rect *cliprects;	/* pointer to userspace cliprects */
299
} drm_i915_cmdbuffer_t;
300
 
301
/* Userspace can request & wait on irq's:
302
 */
303
typedef struct drm_i915_irq_emit {
304
	int *irq_seq;
305
} drm_i915_irq_emit_t;
306
 
307
typedef struct drm_i915_irq_wait {
308
	int irq_seq;
309
} drm_i915_irq_wait_t;
310
 
311
/* Ioctl to query kernel params:
312
 */
313
#define I915_PARAM_IRQ_ACTIVE            1
314
#define I915_PARAM_ALLOW_BATCHBUFFER     2
315
#define I915_PARAM_LAST_DISPATCH         3
316
#define I915_PARAM_CHIPSET_ID            4
317
#define I915_PARAM_HAS_GEM               5
318
#define I915_PARAM_NUM_FENCES_AVAIL      6
319
#define I915_PARAM_HAS_OVERLAY           7
320
#define I915_PARAM_HAS_PAGEFLIPPING	 8
321
#define I915_PARAM_HAS_EXECBUF2          9
322
#define I915_PARAM_HAS_BSD		 10
323
#define I915_PARAM_HAS_BLT		 11
324
#define I915_PARAM_HAS_RELAXED_FENCING	 12
325
#define I915_PARAM_HAS_COHERENT_RINGS	 13
326
#define I915_PARAM_HAS_EXEC_CONSTANTS	 14
327
#define I915_PARAM_HAS_RELAXED_DELTA	 15
328
#define I915_PARAM_HAS_GEN7_SOL_RESET	 16
329
#define I915_PARAM_HAS_LLC     	 	 17
330
#define I915_PARAM_HAS_ALIASING_PPGTT	 18
331
#define I915_PARAM_HAS_WAIT_TIMEOUT	 19
5022 Serge 332
#define I915_PARAM_HAS_SEMAPHORES	 20
333
#define I915_PARAM_HAS_PRIME_VMAP_FLUSH	 21
4363 Serge 334
#define I915_PARAM_HAS_VEBOX            22
5022 Serge 335
#define I915_PARAM_HAS_SECURE_BATCHES	 23
336
#define I915_PARAM_HAS_PINNED_BATCHES	 24
337
#define I915_PARAM_HAS_EXEC_NO_RELOC	 25
338
#define I915_PARAM_HAS_EXEC_HANDLE_LUT   26
339
#define I915_PARAM_HAS_WT     	 	 27
340
#define I915_PARAM_CMD_PARSER_VERSION	 28
4363 Serge 341
 
342
typedef struct drm_i915_getparam {
343
	int param;
344
	int *value;
345
} drm_i915_getparam_t;
346
 
347
/* Ioctl to set kernel params:
348
 */
349
#define I915_SETPARAM_USE_MI_BATCHBUFFER_START            1
350
#define I915_SETPARAM_TEX_LRU_LOG_GRANULARITY             2
351
#define I915_SETPARAM_ALLOW_BATCHBUFFER                   3
352
#define I915_SETPARAM_NUM_USED_FENCES                     4
353
 
354
typedef struct drm_i915_setparam {
355
	int param;
356
	int value;
357
} drm_i915_setparam_t;
358
 
359
/* A memory manager for regions of shared memory:
360
 */
361
#define I915_MEM_REGION_AGP 1
362
 
363
typedef struct drm_i915_mem_alloc {
364
	int region;
365
	int alignment;
366
	int size;
367
	int *region_offset;	/* offset from start of fb or agp */
368
} drm_i915_mem_alloc_t;
369
 
370
typedef struct drm_i915_mem_free {
371
	int region;
372
	int region_offset;
373
} drm_i915_mem_free_t;
374
 
375
typedef struct drm_i915_mem_init_heap {
376
	int region;
377
	int size;
378
	int start;
379
} drm_i915_mem_init_heap_t;
380
 
381
/* Allow memory manager to be torn down and re-initialized (eg on
382
 * rotate):
383
 */
384
typedef struct drm_i915_mem_destroy_heap {
385
	int region;
386
} drm_i915_mem_destroy_heap_t;
387
 
388
/* Allow X server to configure which pipes to monitor for vblank signals
389
 */
390
#define	DRM_I915_VBLANK_PIPE_A	1
391
#define	DRM_I915_VBLANK_PIPE_B	2
392
 
393
typedef struct drm_i915_vblank_pipe {
394
	int pipe;
395
} drm_i915_vblank_pipe_t;
396
 
397
/* Schedule buffer swap at given vertical blank:
398
 */
399
typedef struct drm_i915_vblank_swap {
400
	drm_drawable_t drawable;
401
	enum drm_vblank_seq_type seqtype;
402
	unsigned int sequence;
403
} drm_i915_vblank_swap_t;
404
 
405
typedef struct drm_i915_hws_addr {
406
	__u64 addr;
407
} drm_i915_hws_addr_t;
408
 
409
struct drm_i915_gem_init {
410
	/**
411
	 * Beginning offset in the GTT to be managed by the DRM memory
412
	 * manager.
413
	 */
414
	__u64 gtt_start;
415
	/**
416
	 * Ending offset in the GTT to be managed by the DRM memory
417
	 * manager.
418
	 */
419
	__u64 gtt_end;
420
};
421
 
422
struct drm_i915_gem_create {
423
	/**
424
	 * Requested size for the object.
425
	 *
426
	 * The (page-aligned) allocated size for the object will be returned.
427
	 */
428
	__u64 size;
429
	/**
430
	 * Returned handle for the object.
431
	 *
432
	 * Object handles are nonzero.
433
	 */
434
	__u32 handle;
435
	__u32 pad;
436
};
437
 
438
struct drm_i915_gem_pread {
439
	/** Handle for the object being read. */
440
	__u32 handle;
441
	__u32 pad;
442
	/** Offset into the object to read from */
443
	__u64 offset;
444
	/** Length of data to read */
445
	__u64 size;
446
	/**
447
	 * Pointer to write the data into.
448
	 *
449
	 * This is a fixed-size type for 32/64 compatibility.
450
	 */
451
	__u64 data_ptr;
452
};
453
 
454
struct drm_i915_gem_pwrite {
455
	/** Handle for the object being written to. */
456
	__u32 handle;
457
	__u32 pad;
458
	/** Offset into the object to write to */
459
	__u64 offset;
460
	/** Length of data to write */
461
	__u64 size;
462
	/**
463
	 * Pointer to read the data from.
464
	 *
465
	 * This is a fixed-size type for 32/64 compatibility.
466
	 */
467
	__u64 data_ptr;
468
};
469
 
470
struct drm_i915_gem_mmap {
471
	/** Handle for the object being mapped. */
472
	__u32 handle;
473
	__u32 pad;
474
	/** Offset in the object to map. */
475
	__u64 offset;
476
	/**
477
	 * Length of data to map.
478
	 *
479
	 * The value will be page-aligned.
480
	 */
481
	__u64 size;
482
	/**
483
	 * Returned pointer the data was mapped at.
484
	 *
485
	 * This is a fixed-size type for 32/64 compatibility.
486
	 */
487
	__u64 addr_ptr;
488
};
489
 
490
struct drm_i915_gem_mmap_gtt {
491
	/** Handle for the object being mapped. */
492
	__u32 handle;
493
	__u32 pad;
494
	/**
495
	 * Fake offset to use for subsequent mmap call
496
	 *
497
	 * This is a fixed-size type for 32/64 compatibility.
498
	 */
499
	__u64 offset;
500
};
501
 
502
struct drm_i915_gem_set_domain {
503
	/** Handle for the object */
504
	__u32 handle;
505
 
506
	/** New read domains */
507
	__u32 read_domains;
508
 
509
	/** New write domain */
510
	__u32 write_domain;
511
};
512
 
513
struct drm_i915_gem_sw_finish {
514
	/** Handle for the object */
515
	__u32 handle;
516
};
517
 
518
struct drm_i915_gem_relocation_entry {
519
	/**
520
	 * Handle of the buffer being pointed to by this relocation entry.
521
	 *
522
	 * It's appealing to make this be an index into the mm_validate_entry
523
	 * list to refer to the buffer, but this allows the driver to create
524
	 * a relocation list for state buffers and not re-write it per
525
	 * exec using the buffer.
526
	 */
527
	__u32 target_handle;
528
 
529
	/**
530
	 * Value to be added to the offset of the target buffer to make up
531
	 * the relocation entry.
532
	 */
533
	__u32 delta;
534
 
535
	/** Offset in the buffer the relocation entry will be written into */
536
	__u64 offset;
537
 
538
	/**
539
	 * Offset value of the target buffer that the relocation entry was last
540
	 * written as.
541
	 *
542
	 * If the buffer has the same offset as last time, we can skip syncing
543
	 * and writing the relocation.  This value is written back out by
544
	 * the execbuffer ioctl when the relocation is written.
545
	 */
546
	__u64 presumed_offset;
547
 
548
	/**
549
	 * Target memory domains read by this operation.
550
	 */
551
	__u32 read_domains;
552
 
553
	/**
554
	 * Target memory domains written by this operation.
555
	 *
556
	 * Note that only one domain may be written by the whole
557
	 * execbuffer operation, so that where there are conflicts,
558
	 * the application will get -EINVAL back.
559
	 */
560
	__u32 write_domain;
561
};
562
 
563
/** @{
564
 * Intel memory domains
565
 *
566
 * Most of these just align with the various caches in
567
 * the system and are used to flush and invalidate as
568
 * objects end up cached in different domains.
569
 */
570
/** CPU cache */
571
#define I915_GEM_DOMAIN_CPU		0x00000001
572
/** Render cache, used by 2D and 3D drawing */
573
#define I915_GEM_DOMAIN_RENDER		0x00000002
574
/** Sampler cache, used by texture engine */
575
#define I915_GEM_DOMAIN_SAMPLER		0x00000004
576
/** Command queue, used to load batch buffers */
577
#define I915_GEM_DOMAIN_COMMAND		0x00000008
578
/** Instruction cache, used by shader programs */
579
#define I915_GEM_DOMAIN_INSTRUCTION	0x00000010
580
/** Vertex address cache */
581
#define I915_GEM_DOMAIN_VERTEX		0x00000020
582
/** GTT domain - aperture and scanout */
583
#define I915_GEM_DOMAIN_GTT		0x00000040
584
/** @} */
585
 
586
struct drm_i915_gem_exec_object {
587
	/**
588
	 * User's handle for a buffer to be bound into the GTT for this
589
	 * operation.
590
	 */
591
	__u32 handle;
592
 
593
	/** Number of relocations to be performed on this buffer */
594
	__u32 relocation_count;
595
	/**
596
	 * Pointer to array of struct drm_i915_gem_relocation_entry containing
597
	 * the relocations to be performed in this buffer.
598
	 */
599
	__u64 relocs_ptr;
600
 
601
	/** Required alignment in graphics aperture */
602
	__u64 alignment;
603
 
604
	/**
605
	 * Returned value of the updated offset of the object, for future
606
	 * presumed_offset writes.
607
	 */
608
	__u64 offset;
609
};
610
 
611
struct drm_i915_gem_execbuffer {
612
	/**
613
	 * List of buffers to be validated with their relocations to be
614
	 * performend on them.
615
	 *
616
	 * This is a pointer to an array of struct drm_i915_gem_validate_entry.
617
	 *
618
	 * These buffers must be listed in an order such that all relocations
619
	 * a buffer is performing refer to buffers that have already appeared
620
	 * in the validate list.
621
	 */
622
	__u64 buffers_ptr;
623
	__u32 buffer_count;
624
 
625
	/** Offset in the batchbuffer to start execution from. */
626
	__u32 batch_start_offset;
627
	/** Bytes used in batchbuffer from batch_start_offset */
628
	__u32 batch_len;
629
	__u32 DR1;
630
	__u32 DR4;
631
	__u32 num_cliprects;
632
	/** This is a struct drm_clip_rect *cliprects */
633
	__u64 cliprects_ptr;
634
};
635
 
636
struct drm_i915_gem_exec_object2 {
637
	/**
638
	 * User's handle for a buffer to be bound into the GTT for this
639
	 * operation.
640
	 */
641
	__u32 handle;
642
 
643
	/** Number of relocations to be performed on this buffer */
644
	__u32 relocation_count;
645
	/**
646
	 * Pointer to array of struct drm_i915_gem_relocation_entry containing
647
	 * the relocations to be performed in this buffer.
648
	 */
649
	__u64 relocs_ptr;
650
 
651
	/** Required alignment in graphics aperture */
652
	__u64 alignment;
653
 
654
	/**
655
	 * Returned value of the updated offset of the object, for future
656
	 * presumed_offset writes.
657
	 */
658
	__u64 offset;
659
 
660
#define EXEC_OBJECT_NEEDS_FENCE (1<<0)
5022 Serge 661
#define EXEC_OBJECT_NEEDS_GTT	(1<<1)
662
#define EXEC_OBJECT_WRITE	(1<<2)
663
#define __EXEC_OBJECT_UNKNOWN_FLAGS -(EXEC_OBJECT_WRITE<<1)
4363 Serge 664
	__u64 flags;
5022 Serge 665
 
4363 Serge 666
	__u64 rsvd1;
667
	__u64 rsvd2;
668
};
669
 
670
struct drm_i915_gem_execbuffer2 {
671
	/**
672
	 * List of gem_exec_object2 structs
673
	 */
674
	__u64 buffers_ptr;
675
	__u32 buffer_count;
676
 
677
	/** Offset in the batchbuffer to start execution from. */
678
	__u32 batch_start_offset;
679
	/** Bytes used in batchbuffer from batch_start_offset */
680
	__u32 batch_len;
681
	__u32 DR1;
682
	__u32 DR4;
683
	__u32 num_cliprects;
684
	/** This is a struct drm_clip_rect *cliprects */
685
	__u64 cliprects_ptr;
686
#define I915_EXEC_RING_MASK              (7<<0)
687
#define I915_EXEC_DEFAULT                (0<<0)
688
#define I915_EXEC_RENDER                 (1<<0)
689
#define I915_EXEC_BSD                    (2<<0)
690
#define I915_EXEC_BLT                    (3<<0)
691
#define I915_EXEC_VEBOX                  (4<<0)
692
 
693
/* Used for switching the constants addressing mode on gen4+ RENDER ring.
694
 * Gen6+ only supports relative addressing to dynamic state (default) and
695
 * absolute addressing.
696
 *
697
 * These flags are ignored for the BSD and BLT rings.
698
 */
699
#define I915_EXEC_CONSTANTS_MASK 	(3<<6)
700
#define I915_EXEC_CONSTANTS_REL_GENERAL (0<<6) /* default */
701
#define I915_EXEC_CONSTANTS_ABSOLUTE 	(1<<6)
702
#define I915_EXEC_CONSTANTS_REL_SURFACE (2<<6) /* gen4/5 only */
703
	__u64 flags;
704
	__u64 rsvd1; /* now used for context info */
705
	__u64 rsvd2;
706
};
707
 
708
/** Resets the SO write offset registers for transform feedback on gen7. */
709
#define I915_EXEC_GEN7_SOL_RESET	(1<<8)
710
 
5022 Serge 711
/** Request a privileged ("secure") batch buffer. Note only available for
712
 * DRM_ROOT_ONLY | DRM_MASTER processes.
713
 */
714
#define I915_EXEC_SECURE		(1<<9)
715
 
716
/** Inform the kernel that the batch is and will always be pinned. This
717
 * negates the requirement for a workaround to be performed to avoid
718
 * an incoherent CS (such as can be found on 830/845). If this flag is
719
 * not passed, the kernel will endeavour to make sure the batch is
720
 * coherent with the CS before execution. If this flag is passed,
721
 * userspace assumes the responsibility for ensuring the same.
722
 */
723
#define I915_EXEC_IS_PINNED		(1<<10)
724
 
725
/** Provide a hint to the kernel that the command stream and auxiliary
726
 * state buffers already holds the correct presumed addresses and so the
727
 * relocation process may be skipped if no buffers need to be moved in
728
 * preparation for the execbuffer.
729
 */
730
#define I915_EXEC_NO_RELOC		(1<<11)
731
 
732
/** Use the reloc.handle as an index into the exec object array rather
733
 * than as the per-file handle.
734
 */
735
#define I915_EXEC_HANDLE_LUT		(1<<12)
736
 
737
#define __I915_EXEC_UNKNOWN_FLAGS -(I915_EXEC_HANDLE_LUT<<1)
738
 
4363 Serge 739
#define I915_EXEC_CONTEXT_ID_MASK	(0xffffffff)
740
#define i915_execbuffer2_set_context_id(eb2, context) \
741
	(eb2).rsvd1 = context & I915_EXEC_CONTEXT_ID_MASK
742
#define i915_execbuffer2_get_context_id(eb2) \
743
	((eb2).rsvd1 & I915_EXEC_CONTEXT_ID_MASK)
744
 
745
struct drm_i915_gem_pin {
746
	/** Handle of the buffer to be pinned. */
747
	__u32 handle;
748
	__u32 pad;
749
 
750
	/** alignment required within the aperture */
751
	__u64 alignment;
752
 
753
	/** Returned GTT offset of the buffer. */
754
	__u64 offset;
755
};
756
 
757
struct drm_i915_gem_unpin {
758
	/** Handle of the buffer to be unpinned. */
759
	__u32 handle;
760
	__u32 pad;
761
};
762
 
763
struct drm_i915_gem_busy {
764
	/** Handle of the buffer to check for busy */
765
	__u32 handle;
766
 
767
	/** Return busy status (1 if busy, 0 if idle).
768
	 * The high word is used to indicate on which rings the object
769
	 * currently resides:
770
	 *  16:31 - busy (r or r/w) rings (16 render, 17 bsd, 18 blt, etc)
771
	 */
772
	__u32 busy;
773
};
774
 
5022 Serge 775
/**
776
 * I915_CACHING_NONE
777
 *
778
 * GPU access is not coherent with cpu caches. Default for machines without an
779
 * LLC.
780
 */
781
#define I915_CACHING_NONE		0
782
/**
783
 * I915_CACHING_CACHED
784
 *
785
 * GPU access is coherent with cpu caches and furthermore the data is cached in
786
 * last-level caches shared between cpu cores and the gpu GT. Default on
787
 * machines with HAS_LLC.
788
 */
789
#define I915_CACHING_CACHED		1
790
/**
791
 * I915_CACHING_DISPLAY
792
 *
793
 * Special GPU caching mode which is coherent with the scanout engines.
794
 * Transparently falls back to I915_CACHING_NONE on platforms where no special
795
 * cache mode (like write-through or gfdt flushing) is available. The kernel
796
 * automatically sets this mode when using a buffer as a scanout target.
797
 * Userspace can manually set this mode to avoid a costly stall and clflush in
798
 * the hotpath of drawing the first frame.
799
 */
800
#define I915_CACHING_DISPLAY		2
4363 Serge 801
 
5022 Serge 802
struct drm_i915_gem_caching {
4363 Serge 803
	/**
5022 Serge 804
	 * Handle of the buffer to set/get the caching level of. */
4363 Serge 805
	__u32 handle;
806
 
807
	/**
808
	 * Cacheing level to apply or return value
809
	 *
5022 Serge 810
	 * bits0-15 are for generic caching control (i.e. the above defined
4363 Serge 811
	 * values). bits16-31 are reserved for platform-specific variations
812
	 * (e.g. l3$ caching on gen7). */
5022 Serge 813
	__u32 caching;
4363 Serge 814
};
815
 
816
#define I915_TILING_NONE	0
817
#define I915_TILING_X		1
818
#define I915_TILING_Y		2
819
 
820
#define I915_BIT_6_SWIZZLE_NONE		0
821
#define I915_BIT_6_SWIZZLE_9		1
822
#define I915_BIT_6_SWIZZLE_9_10		2
823
#define I915_BIT_6_SWIZZLE_9_11		3
824
#define I915_BIT_6_SWIZZLE_9_10_11	4
825
/* Not seen by userland */
826
#define I915_BIT_6_SWIZZLE_UNKNOWN	5
827
/* Seen by userland. */
828
#define I915_BIT_6_SWIZZLE_9_17		6
829
#define I915_BIT_6_SWIZZLE_9_10_17	7
830
 
831
struct drm_i915_gem_set_tiling {
832
	/** Handle of the buffer to have its tiling state updated */
833
	__u32 handle;
834
 
835
	/**
836
	 * Tiling mode for the object (I915_TILING_NONE, I915_TILING_X,
837
	 * I915_TILING_Y).
838
	 *
839
	 * This value is to be set on request, and will be updated by the
840
	 * kernel on successful return with the actual chosen tiling layout.
841
	 *
842
	 * The tiling mode may be demoted to I915_TILING_NONE when the system
843
	 * has bit 6 swizzling that can't be managed correctly by GEM.
844
	 *
845
	 * Buffer contents become undefined when changing tiling_mode.
846
	 */
847
	__u32 tiling_mode;
848
 
849
	/**
850
	 * Stride in bytes for the object when in I915_TILING_X or
851
	 * I915_TILING_Y.
852
	 */
853
	__u32 stride;
854
 
855
	/**
856
	 * Returned address bit 6 swizzling required for CPU access through
857
	 * mmap mapping.
858
	 */
859
	__u32 swizzle_mode;
860
};
861
 
862
struct drm_i915_gem_get_tiling {
863
	/** Handle of the buffer to get tiling state for. */
864
	__u32 handle;
865
 
866
	/**
867
	 * Current tiling mode for the object (I915_TILING_NONE, I915_TILING_X,
868
	 * I915_TILING_Y).
869
	 */
870
	__u32 tiling_mode;
871
 
872
	/**
873
	 * Returned address bit 6 swizzling required for CPU access through
874
	 * mmap mapping.
875
	 */
876
	__u32 swizzle_mode;
877
};
878
 
879
struct drm_i915_gem_get_aperture {
880
	/** Total size of the aperture used by i915_gem_execbuffer, in bytes */
881
	__u64 aper_size;
882
 
883
	/**
884
	 * Available space in the aperture used by i915_gem_execbuffer, in
885
	 * bytes
886
	 */
887
	__u64 aper_available_size;
888
};
889
 
890
struct drm_i915_get_pipe_from_crtc_id {
891
	/** ID of CRTC being requested **/
892
	__u32 crtc_id;
893
 
894
	/** pipe of requested CRTC **/
895
	__u32 pipe;
896
};
897
 
898
#define I915_MADV_WILLNEED 0
899
#define I915_MADV_DONTNEED 1
900
#define __I915_MADV_PURGED 2 /* internal state */
901
 
902
struct drm_i915_gem_madvise {
903
	/** Handle of the buffer to change the backing store advice */
904
	__u32 handle;
905
 
906
	/* Advice: either the buffer will be needed again in the near future,
907
	 *         or wont be and could be discarded under memory pressure.
908
	 */
909
	__u32 madv;
910
 
911
	/** Whether the backing store still exists. */
912
	__u32 retained;
913
};
914
 
915
/* flags */
916
#define I915_OVERLAY_TYPE_MASK 		0xff
917
#define I915_OVERLAY_YUV_PLANAR 	0x01
918
#define I915_OVERLAY_YUV_PACKED 	0x02
919
#define I915_OVERLAY_RGB		0x03
920
 
921
#define I915_OVERLAY_DEPTH_MASK		0xff00
922
#define I915_OVERLAY_RGB24		0x1000
923
#define I915_OVERLAY_RGB16		0x2000
924
#define I915_OVERLAY_RGB15		0x3000
925
#define I915_OVERLAY_YUV422		0x0100
926
#define I915_OVERLAY_YUV411		0x0200
927
#define I915_OVERLAY_YUV420		0x0300
928
#define I915_OVERLAY_YUV410		0x0400
929
 
930
#define I915_OVERLAY_SWAP_MASK		0xff0000
931
#define I915_OVERLAY_NO_SWAP		0x000000
932
#define I915_OVERLAY_UV_SWAP		0x010000
933
#define I915_OVERLAY_Y_SWAP		0x020000
934
#define I915_OVERLAY_Y_AND_UV_SWAP	0x030000
935
 
936
#define I915_OVERLAY_FLAGS_MASK		0xff000000
937
#define I915_OVERLAY_ENABLE		0x01000000
938
 
939
struct drm_intel_overlay_put_image {
940
	/* various flags and src format description */
941
	__u32 flags;
942
	/* source picture description */
943
	__u32 bo_handle;
944
	/* stride values and offsets are in bytes, buffer relative */
945
	__u16 stride_Y; /* stride for packed formats */
946
	__u16 stride_UV;
947
	__u32 offset_Y; /* offset for packet formats */
948
	__u32 offset_U;
949
	__u32 offset_V;
950
	/* in pixels */
951
	__u16 src_width;
952
	__u16 src_height;
953
	/* to compensate the scaling factors for partially covered surfaces */
954
	__u16 src_scan_width;
955
	__u16 src_scan_height;
956
	/* output crtc description */
957
	__u32 crtc_id;
958
	__u16 dst_x;
959
	__u16 dst_y;
960
	__u16 dst_width;
961
	__u16 dst_height;
962
};
963
 
964
/* flags */
965
#define I915_OVERLAY_UPDATE_ATTRS	(1<<0)
966
#define I915_OVERLAY_UPDATE_GAMMA	(1<<1)
967
struct drm_intel_overlay_attrs {
968
	__u32 flags;
969
	__u32 color_key;
970
	__s32 brightness;
971
	__u32 contrast;
972
	__u32 saturation;
973
	__u32 gamma0;
974
	__u32 gamma1;
975
	__u32 gamma2;
976
	__u32 gamma3;
977
	__u32 gamma4;
978
	__u32 gamma5;
979
};
980
 
981
/*
982
 * Intel sprite handling
983
 *
984
 * Color keying works with a min/mask/max tuple.  Both source and destination
985
 * color keying is allowed.
986
 *
987
 * Source keying:
988
 * Sprite pixels within the min & max values, masked against the color channels
989
 * specified in the mask field, will be transparent.  All other pixels will
990
 * be displayed on top of the primary plane.  For RGB surfaces, only the min
991
 * and mask fields will be used; ranged compares are not allowed.
992
 *
993
 * Destination keying:
994
 * Primary plane pixels that match the min value, masked against the color
995
 * channels specified in the mask field, will be replaced by corresponding
996
 * pixels from the sprite plane.
997
 *
998
 * Note that source & destination keying are exclusive; only one can be
999
 * active on a given plane.
1000
 */
1001
 
1002
#define I915_SET_COLORKEY_NONE		(1<<0) /* disable color key matching */
1003
#define I915_SET_COLORKEY_DESTINATION	(1<<1)
1004
#define I915_SET_COLORKEY_SOURCE	(1<<2)
1005
struct drm_intel_sprite_colorkey {
1006
	__u32 plane_id;
1007
	__u32 min_value;
1008
	__u32 channel_mask;
1009
	__u32 max_value;
1010
	__u32 flags;
1011
};
1012
 
1013
struct drm_i915_gem_wait {
1014
	/** Handle of BO we shall wait on */
1015
	__u32 bo_handle;
1016
	__u32 flags;
1017
	/** Number of nanoseconds to wait, Returns time remaining. */
1018
	__s64 timeout_ns;
1019
};
1020
 
1021
struct drm_i915_gem_context_create {
1022
	/*  output: id of new context*/
1023
	__u32 ctx_id;
1024
	__u32 pad;
1025
};
1026
 
1027
struct drm_i915_gem_context_destroy {
1028
	__u32 ctx_id;
1029
	__u32 pad;
1030
};
1031
 
1032
struct drm_i915_reg_read {
1033
	__u64 offset;
1034
	__u64 val; /* Return value */
1035
};
1036
 
1037
struct drm_i915_reset_stats {
1038
	__u32 ctx_id;
1039
	__u32 flags;
1040
 
1041
	/* All resets since boot/module reload, for all contexts */
1042
	__u32 reset_count;
1043
 
1044
	/* Number of batches lost when active in GPU, for this context */
1045
	__u32 batch_active;
1046
 
1047
	/* Number of batches lost pending for execution, for this context */
1048
	__u32 batch_pending;
1049
 
1050
	__u32 pad;
1051
};
1052
 
5022 Serge 1053
struct drm_i915_mask {
1054
    __u32 handle;
1055
    __u32 width;
1056
    __u32 height;
1057
    __u32 bo_size;
1058
    __u32 bo_pitch;
1059
    __u32 bo_map;
1060
};
1061
 
4363 Serge 1062
struct drm_i915_fb_info {
1063
    __u32 name;
1064
    __u32 width;
1065
    __u32 height;
1066
    __u32 pitch;
1067
    __u32 tiling;
4382 Serge 1068
    __u32 crtc;
1069
    __u32 pipe;
4363 Serge 1070
};
1071
 
4768 Serge 1072
struct drm_i915_mask_update {
1073
    __u32 handle;
1074
    __u32 dx;
1075
    __u32 dy;
1076
    __u32 width;
1077
    __u32 height;
1078
    __u32 bo_pitch;
1079
    __u32 bo_map;
1080
};
1081
 
4363 Serge 1082
#endif				/* _I915_DRM_H_ */